Claims
- 1. An integrated circuit comprising a semiconductor substrate; a subcollector region formed within said substrate; a region of recessed oxide isolation extending into the substrate below the depth of and surrounding said subcollector region; a region of deep dielectric isolation defined by substantially vertical, co-extensive, parallel side walls and a bottom wall formed between and adjacent both said recessed oxide isolation region and said subcollector region, said deep dielectric isolation being comprised of a thin liner of thermal silicon oxide surrounding an inner region of dielectric material and being in an abutting relation to said subcollector region and extending into said substrate to a depth lower than the depth of said recessed oxide isolation region and below the depth of said subcollector region, and a thin epitaxial layer over said subcollector region and being higher than said region of deep dielectric isolation, said thin epitaxial layer having been formed after said recessed oxide isolation and deep dielectric isolation regions, whereby said subcollector region does not substantially diffuse into said thin epitaxial layer.
- 2. The semiconductor device of claim 1, wherein a region of doped material having a conductivity the same as that of the substrate is present beneath the region of deep dielectric isolation.
Parent Case Info
This is a continuation of application Ser. No. 541,626, filed Oct. 13, 1983, and now abandoned.
US Referenced Citations (14)
Non-Patent Literature Citations (1)
Entry |
IBM Technical Disclosure Bulletin by Horng et al., vol. 23, #3, pp. 1034-1035, Aug. 1980. |
Continuations (1)
|
Number |
Date |
Country |
Parent |
541626 |
Oct 1983 |
|