Claims
- 1. In a semiconductor device of the type which comprises a first metal film formed on a semiconductor substrate, an insulating film having openings and formed on the first metal film, a second metal film provided in electric connection with the first metal film through the openings of the insulating film, and a protective layer made of a film selected from the group consisting of phosphosilicate glass and non-doped silicate glass and a silicon nitride film formed on the second metal film in this order wherein the first and second metal films have, respectively, a multi-layer structure including a first sub-layer made of a member selected from Ti, TiN, TiW, Co and W, a second sub-layer made of a metal selected from Al and Al alloys containing Si, Cu, Ti, Pd or mixtures thereof in an amount of up to 5 wt % in total, and a third sub-layer made of a member selected from the group consisting of Ti, TiN, TiW, Co and W, the improvement characterized in that a value obtained by multiplying a thickness of the silicon nitride film formed on the second metal film layer at the openings by a stress of the silicon nitride film is not larger than 2/5 of a value of a thickness of the silicon nitride film formed on the second metal film on portions other than the openings by a stress of the silicon nitride film on the portions.
- 2. The semiconductor device according to claim 1, wherein the first-mentioned value is not larger than 6 to 8 .times.10 .sup.4 dynes/cm.
- 3. The semiconductor device according to claim 1, wherein the openings are each tapered.
- 4. The semiconductor device according to claim 1, wherein the second sub-layer of the first and second metal films is made of Al.
- 5. The semiconductor device according to claim 1, wherein the second sub-layer of the first and second metal films is made of an Al alloy.
- 6. The semiconductor device according to claim 1, wherein said film of said protective layer is made of phosphosilicate glass.
- 7. The semiconductor device according to claim 1, wherein said film of said protective layer is made of non-doped silicate glass.
- 8. The semiconductor device according to claim 1, wherein said first sub-layer of said first metal film has a multi-layered structure.
- 9. The semiconductor device according to claim 1, wherein said third sub-layer of said first metal film has a multi-layered structure.
- 10. The semiconductor device according to claim 1, wherein said first sub-layer of said second metal film has a multi-layered structure.
- 11. The semiconductor device according to claim 1, wherein said third sub-layer of said second metal film has a multi-layered structure.
Priority Claims (1)
Number |
Date |
Country |
Kind |
2-77863 |
Mar 1990 |
JPX |
|
Parent Case Info
This application is a continuation-in-part of our application Ser. No. 07/675,833, filed Mar. 27, 1991, now U.S. Pat. No. 5,198,884, issued on Mar. 30, 1993.
US Referenced Citations (1)
Number |
Name |
Date |
Kind |
5060050 |
Tsuneoka et al. |
Oct 1991 |
|
Non-Patent Literature Citations (3)
Entry |
Nishimura et al., VLSI Technology, 1990, "Effect of Stress in Passivation Layer on Electromigration Lifetime for Vias", Solid State Technology, vol. 3, pp. 113-120, (1983) by P. B. Ghate. |
"Reliability Implications of Nitrogen Contamination During Deposition of Sputtered Aluminum/Silicon Metal Films", by J. Kleema et al., The 22nd Annual Proceeding International Reliability Physics Symposium, pp. 1-5 (1984). |
"A New Reliability Problem Associated With Ar Ion Spatter Cleaning of Inter Connect Vias", Tomioka et al., (1989), The 27th Annual Proceeding International Reliability Physics Symposium, pp. 53-58. |
Continuation in Parts (1)
|
Number |
Date |
Country |
Parent |
675833 |
Mar 1991 |
|