Claims
- 1. A semiconductor device having a two-dimensional electron gas (2-DEG) as an active layer, comprising:
- source, drain and gate electrodes on a surface of a semiconductor body which includes a multilayered arrangement, said source and drain electrodes are respectively spaced-apart from said gate electrode,
- wherein said multilayered arrangement includes a heterojunction at a portion thereof orthogonally underlying said gate electrode and includes first and second type cap layers in ohmic contact with said source and drain electrodes, respectively, and
- wherein those portions of said multilayered arrangement orthogonally underlying said source and drain electrodes and spacings between said source electrode and said gate electrode and between said drain electrode and said gate electrode are characterized as having disordered junctions.
- 2. A semiconductor device according to claim 1, wherein said heterojunction is formed at an interface of an undoped GaAs layer and an n-type Al.sub.x Ga.sub.1-x As layer formed thereon, where x is taken from 0.1.ltoreq.x.ltoreq.0.4, and wherein said two-dimensional electron gas active layer is effected at a portion of said multilayered arrangement in which said undoped GaAs layer and said n-type Al.sub.x Ga.sub.1-x As layer form said heterojunction.
- 3. A semiconductor device according to claim 2, wherein said first and second cap layers are low resistivity n.sup.+ -type semiconductor layers formed directly on said n-type Al.sub.x Ga.sub.1-x As layer.
- 4. A multi-layered semiconductor device according to claim 3, wherein said low resistivity n.sup.+ -type semiconductor layers are comprised from an n.sup.+ -type GaAs layer.
- 5. A multi-layered semiconductor device according to claim 4, wherein said undoped GaAs layer, said n-type Al.sub.x Ga.sub.1-x As layer and said n.sup.+ -type GaAs layer have thicknesses of about 500 nm, of about 50 nm and of about 20 to 160 nm, respectively.
- 6. A semiconductor device according to claim 1, wherein said multilayered arrangement includes a superlattice structure on an undoped GaAs layer, said superlattice structure includes a plurality of undoped Al.sub.x Ga.sub.1-x As layers, in which x is about 0.3 where said heterojunction is effected, and a plurality of n.sup.+ -type GaAs layers which are respectively interposed between pairs of said undoped Al.sub.x Ga.sub.1-x As layers.
- 7. A semiconductor device according to claim 6, wherein said undoped GaAs layer has a thickness of about 1 .mu.m and is formed on a semi-insulating GaAs substrate, said undoped Al.sub.x Ga.sub.1-x As layers and said n.sup.+ -type GaAs layers, doped with Si ions, of said superlattice structure have thicknesses of about 3 nm, and wherein the uppermost n-type Al.sub.x Ga.sub.1-x As layer of said superlattice structure has formed thereon first and second low resistivity contact n.sup.+ -type GaAs regions, respectively corresponding to said first and second cap layers, each having a thickness of about 160 nm and a doping concentration of Si ions of about 5.times.10.sup.18 cm.sup.-3, said first and second contact regions have respectively formed thereon source and drain electrodes, and a gate electrode thereof is formed directly on said superlattice structure.
- 8. A semiconductor device according to claim 1, wherein said first and second cap layers are of low resistivity.
- 9. A semiconductor device according to claim 8, wherein said first and second cap layers have a common thickness taken from a range of 20 nm-160 nm.
- 10. A semiconductor device according to claim 9, wherein the thickness of each of said first and second low resistivity cap layers is about 160 nm.
- 11. A semiconductor device according to claim 8, wherein said heterojunction is effected at an interface of a layer of AlGaAs and a layer of undoped GaAs included in said multilayered arrangement.
- 12. A semiconductor device according to claim 1, wherein said heterojunction is effected at an interface of a layer of AlGaAs and a layer of undoped GaAs included in said multilayered arrangement.
- 13. A semiconductor device according to claim 1, wherein said heterojunction is provided at an interface of an n-type AlGaAs layer on an undoped GaAs layer, and wherein said first and second cap layers are of low resistivity and n-type conductivity.
- 14. A semiconductor device according to claim 1, wherein said first and second cap layers are n.sup.+ -type GaAs layers, respectively.
- 15. A semiconductor device having a two-dimensional electron gas (2-DEG) as an active layer, comprising:
- source, drain and gate electrodes on a surface of a semiconductor body which includes at least an n-type AlGaAs layer on a GaAs layer, said source and drain electrodes are respectively spaced-apart from said gate electrode,
- wherein said semiconductor body includes a heterojunction, effected at an interface of said n-type AlGaAs layer on said GaAs layer, at a portion of said semiconductor body orthogonally underlying said gate electrode and includes first and second high conductivity type cap layers in ohmic contact with said source and drain electrodes, respectively, and
- wherein portions of said semiconductor body orthogonally underlying said source and drain electrodes and spacings between said source electrode and said gate electrode and between said drain electrode and said gate electrode are characterized as having junctions between layers that are disordered.
- 16. A semiconductor device according to claim 15, wherein said first and second cap layers are heavily-doped layers interposed between said source electrode and said n-type AlGaAs layer and between said drain electrode and said n-type AlGaAs layer, respectively, and wherein said first and said second cap layers are precluded from direct contact to said gate electrode.
- 17. A semiconductor device according to claim 16, wherein said GaAs layer includes an undoped GaAs layer interposed between a semi-insulating substrate and said n-type AlGaAs layer.
- 18. A semiconductor device according to claim 1, wherein said first and second cap layers are heavily-doped layers and are precluded from direct contact to said gate electrode.
Parent Case Info
This is a continuation of application Ser. No. 07/884,878 filed May 18, 1992 now U.S. Pat. No. 5,258,631, which is a continuation of application Ser. No. 07/546,264 filed Jun. 29, 1990, now abandoned; which is a continuation of application Ser. No. 07/148,433 filed Jan. 26, 1988, now abandoned.
US Referenced Citations (8)
Foreign Referenced Citations (3)
Number |
Date |
Country |
58-51575 |
Mar 1983 |
JPX |
60-45070 |
Mar 1985 |
JPX |
62-33461 |
Feb 1987 |
JPX |
Continuations (3)
|
Number |
Date |
Country |
Parent |
884878 |
May 1992 |
|
Parent |
546264 |
Jun 1990 |
|
Parent |
148433 |
Jan 1988 |
|