Claims
- 1. A semiconductor device having a two-dimensional electron gas (2-DEG) as an active layer, comprising:
- source, drain and gate electrodes on a surface of a semiconductor body which includes a multilayered arrangement, said source and drain electrodes are respectively spaced-apart from said gate electrode,
- wherein said multilayered arrangement includes a heterojunction at a portion thereof orthogonally underlying said gate electrode and includes first and second cap layers, each having a low resistivity, in ohmic contact with said source and drain electrodes, respectively,
- wherein those portions of said multilayered arrangement orthogonally underlying said source and drain electrodes and spacings between said source electrode and said data electrode and between said drain electrode and said gate electrode are characterized as having disordered junctions, and
- wherein said heterojunction is effected at an interface of a layer of AlGaAs and a layer of undoped GaAs included in said multilayered arrangement, said AlGaAs layer is an n-type AlGaAs layer having a composition mixture corresponding to Al.sub.x Ga.sub.1-x As, in which x is substantially fixed at a value taken from 0.1.ltoreq..times..ltoreq.0.4 where said heterojunction is effected, and in which the composition mixture of Al in said AlGaAs layer is graded elsewhere.
- 2. A semiconductor device according to claim 1, wherein said first and second cap layers are of n.sup.+ -type GaAs material and are formed on the Al.sub.x Ga.sub.1-x As layer.
- 3. A semiconductor device according to claim 2, wherein said n-type Al.sub.x Ga.sub.1-x As layer has an Al composition ration which is substantially fixed and is defined by x taken from a range 0.1 to 0.3 in that portion thereof which is orthogonally underlying said gate electrode and which Al composition ratio is graded in those portions thereof corresponding to the disordered junctions thereby substantially preventing potential barriers from being formed from interfacings thereof with other layers of said multilayered arrangement including said undoped GaAs layer.
- 4. A semiconductor device having a two-dimensional electron gas (2-DEG) as an active layer, comprising:
- source, drain and gate electrodes on a surface of a semiconductor body which includes a multilayered arrangement, said source and drain electrodes are respectively spaced-apart from said gate electrode,
- wherein said multilayered arrangement includes a heterojunction at a portion thereof orthogonally underlying said gate electrode and includes first and second type cap layers in ohmic contact with said source and drain electrodes, respectively, and
- wherein those portions of said multilayered arrangement orthogonally underlying said source and drain electrodes and spacings between said source electrode and said data electrode and between said drain electrode and said gate electrode are characterized as having disordered junctions, and
- wherein said heterojunction is effected at an interface of a layer of AlGaAs and a layer of undoped GaAs included in said multilayered arrangement, said AlGaAs layer is an n-type layer having an Al composition ratio which is substantially fixed in that portion thereof which is orthogonally underlying said gate electrode and which Al composition ratio is graded in those portions thereof corresponding to the disordered junctions thereby substantially preventing potential barriers from being effected at interfacings between said AlGaAs layer and other ones of said multilayered arrangement including said undoped GaAs layer.
- 5. A semiconductor device according to claim 4, wherein said undoped GaAs layer is formed on a semi-insulating GaAs substrate.
- 6. A semiconductor device according to claim 4, wherein said undoped GaAs layer is of a thickness of about 500 nm and is disposed on a semi-insulating GaAs substrate, said n-type AlGaAs layer, disposed thereon, is of a thickness of about 50 nm and includes a doping concentration of Si ions of about 1.times.10.sup.18 cm.sup.-3, said n-type AlGaAs layer has formed thereon said first and second cap layers which are of low resistivity and of a thickness of about 20-160 nm and which have formed thereon said source and drain electrodes, respectively, and said gate electrode is formed directly on said n-type AlGaAs layer.
- 7. A semiconductor device according to claim 6, wherein said first and second low resistivity cap layers are comprised from a GaAs layer having an n.sup.+ -type impurity concentration of about 2.times.10.sup.18 cm.sup.-3.
- 8. A semiconductor device having a two-dimensional electron gas (2-DEG) as an active layer, comprising:
- source, drain and gate electrodes on a surface of a semiconductor body which includes a multilayered arrangement, said source and drain electrodes being respectively spaced-apart from said gate electrode, said multilayered arrangement including a heterojunction at a portion thereof orthogonally underlying said gate electrode and including first and second type cap layers in ohmic contact with said source and drain electrodes, respectively, and those portions of said multilayered arrangement orthogonally underlying said source and drain electrodes and spacings between said source electrode and said gate electrode and between said drain electrode and said gate electrode are characterized as having disordered junctions,
- wherein said multilayered arrangement is formed on a GaAs substrate and includes a stacked layer arrangement of an undoped GaAs layer, on said GaAs substrate, a first undoped Al.sub.x Ga.sub.1-x As layer, an n.sup.+ -type GaAs layer having an impurity concentration of Si ions of about 3.times.10.sup.18 cm.sup.-3, and a second undoped Al.sub.x Ga.sub.1-x As layer, in which x for each of said first and second undoped Al.sub.x Ga.sub.1-x As layers is about 0.3 where said heterojunction is effected and, at other portions thereof, is graded from a low value of x.apprxeq.0 to a high value of x.apprxeq.0.3 thereby substantially preventing potential barriers from being formed at interfacings thereof with other layers including said undoped GaAs layer and said n.sup.+ -type GaAs layer, said stacked layer arrangement having formed thereon first and second low resistivity contact n.sup.+ -type GaAs regions, respectively corresponding to said first and second cap layers, each having a doping concentration of Si ions of about 3.times.10.sup.18 cm.sup.-3, and
- wherein said source and drain electrodes are formed on said first and second cap layers, respectively, and said gate electrode is formed on said second undoped Al.sub.x Ga.sub.1-x As layer.
- 9. A semiconductor device according to claim 8, wherein said undoped GaAs layer, said first undoped Al.sub.x Ga.sub.1-x As layer, said n.sup.+ -type GaAs layer, said second undoped Al.sub.x Ga.sub.1-x As layer and said first and second low resistivity contact n.sup.+ type GaAs regions have thicknesses of about 0.3 .mu.m, 0.2 .mu.m, 10 nm, 20 nm and 160 nm, respectively.
- 10. A semiconductor device having a two-dimensional electron gas (2-DEG) as an active layer, comprising:
- source, drain and gate electrodes on a surface of a semiconductor body which includes at least an n-type AlGaAs layer on a GaAs layer, said source and drain electrodes are respectively spaced-apart from said gate electrode,
- wherein said semiconductor body includes a heterojunction, effected at an interface of said n-type AlGaAs layer on said GaAs layer, at a portion of said semiconductor body orthogonally underlying said gate electrode and includes first and second high conductivity type cap layers in ohmic contact with said source and drain electrodes, respectively, and
- wherein portions of said semiconductor body orthogonally underlying said source and drain electrodes and spacings between said source electrode and said gate electrode and between said drain electrode and said gate electrode are characterized as having junctions between layers that are disordered, the disordered junctions are effected by providing an al component ratio of said n-type AlGaAs that is graded only at portions of said n-type AlGaAs layer underlying said source and drain electrodes and at spacings between said drain electrode and said gate electrode and between said drain electrode and said gate electrode in a way in which it substantially prevents potential barriers from being effected at interfacings between said n-type AlGaAs layer and said GaAs layer and between said n-type AlGaAs layer and the cap layers.
- 11. A semiconductor device according to claim 10, wherein said GaAs layer includes an undoped GaAs layer.
Priority Claims (2)
Number |
Date |
Country |
Kind |
62-18387 |
Jan 1987 |
JPX |
|
62-40243 |
Feb 1987 |
JPX |
|
Parent Case Info
This application is a continuation of application Ser. No. 07/546,264, filed on Jun. 29, 1990, which is a continuation of application Ser. No. 07/148,433 filed on Jan. 26, 1988, both now abandoned.
US Referenced Citations (3)
Number |
Name |
Date |
Kind |
4695857 |
Baba et al. |
Sep 1987 |
|
4916498 |
Berenz |
Apr 1990 |
|
4937204 |
Ishibashi et al. |
Jun 1990 |
|
Foreign Referenced Citations (1)
Number |
Date |
Country |
0033461 |
Feb 1987 |
JPX |
Non-Patent Literature Citations (1)
Entry |
"Resonant Tunneling Through Quantum Wells at Frequencies up to 2.5 THz"; Sollner et al; Applied Plysics Letters; Sep. 5, 1983. |
Continuations (2)
|
Number |
Date |
Country |
Parent |
546264 |
Jun 1990 |
|
Parent |
148433 |
Jan 1988 |
|