Claims
- 1. An interconnect structure in a semiconductor device comprising:
- a semiconductor layer;
- a first high-k layer above said semiconductor layer;
- a plurality of interconnects above said first high-k layer, with a first low-k material between said plurality of interconnects that are at a relatively close proximity; and
- a second high-k layer above said plurality of interconnects.
- 2. The device of claim 1, wherein said plurality of interconnects are comprised of a metal barrier layer, a metal layer and a metal cap layer.
- 3. The device of claim 1, wherein said plurality of interconnects are comprised of aluminum.
- 4. The device of claim 1, wherein said device includes an insulating layer between said first high-k layer and said plurality of interconnects, wherein said insulating layer is comprised of a second low-k material.
- 5. The device of claim 1, wherein said device includes an insulating layer between said plurality of interconnects and said second high-k layer, wherein said insulating layer is comprised of a second low-k material.
- 6. The device of claim 1, wherein said plurality of interconnects are comprised of a damascene processed metal material.
- 7. The device of claim 4, wherein said insulating layer is comprised of silicon dioxide.
- 8. The device of claim 5, wherein said insulating layer is comprised of silicon dioxide.
- 9. An interconnect structure in a semiconductor device comprising:
- a semiconductor layer;
- a first high-k layer above said semiconductor layer;
- a first insulating layer above said first high-k layer; and
- a plurality of interconnects above said first insulating layer with a first low-k material between said plurality of interconnects that are at a relatively close proximity.
- 10. The device of claim 9, wherein said device further includes a second insulating layer above said plurality of interconnects.
- 11. The device of claim 10, wherein said device further includes a second high-k layer above said second insulating layer.
- 12. The device of claim 9, wherein said plurality of interconnects are comprised of a metal barrier layer, a metal layer and a metal cap layer.
- 13. The device of claim 9, wherein said plurality of interconnects are comprised of aluminum.
- 14. The device of claim 9, wherein said first insulating layer is comprised of silicon dioxide.
- 15. The device of claim 10, wherein said second insulating layer is comprised of a second low-k material.
- 16. The device of claim 9, wherein said plurality of interconnects are comprised of a damascene, processed metal material.
- 17. An interconnect structure in a semiconductor device comprising:
- a semiconductor layer;
- a plurality of interconnects above said semiconductor layer, with a first low-k material between said plurality of interconnects that are at a relatively close proximity;
- a first insulating layer around said plurality of interconnects; and
- a first high-k layer above said plurality of interconnects.
- 18. The device of claim 17, wherein said device further includes a second high-k layer above said semiconductor layer and below said plurality of interconnects.
- 19. The device of claim 18, wherein said device further includes a second insulating layer above said semiconductor layer and below said second high-k layer.
- 20. The device of claim 17, wherein said plurality of interconnects are comprised of a metal barrier layer, a metal layer and a metal cap layer.
- 21. The device of claim 17, wherein said plurality of interconnects are comprised of aluminum.
- 22. The device of claim 17, wherein said first insulating layer is comprised of silicon dioxide.
- 23. The device of claim 17, wherein said device includes a second insulating layer above said first high-k layer, wherein said second insulating layer is comprised of a second low-k material.
- 24. The device of claim 17, wherein said plurality of interconnects are comprised of a damascene processed metal material.
- 25. An interconnect structure in a semiconductor device comprising:
- a semiconductor layer;
- a first high-k layer above said semiconductor layer;
- a plurality of interconnects above said first high-k layer, with a first low-k material between said plurality of interconnects that are at a relatively close proximity;
- an insulating layer around said plurality of interconnects; and
- a second high-k layer above said insulating layer and said plurality of interconnects.
CROSS REFERENCE TO RELATED APPLICATION
This application is a continuation of application Ser. No. 08/482,721 filed on Jun. 7, 1995 now abandoned, which is a divisional of application Ser. No. 08/306,545 filed Sep. 15, 1994 now abandoned.
The following coassigned patent application is hereby incorporated herein by reference:
US Referenced Citations (5)
Divisions (1)
|
Number |
Date |
Country |
Parent |
306545 |
Sep 1994 |
|
Continuations (1)
|
Number |
Date |
Country |
Parent |
482721 |
Jun 1995 |
|