The present disclosure relates to a semiconductor device, and more particularly relates to a semiconductor device with an ESD protection structure.
Electrostatic discharge (ESD) is one of the important reliability issues of modern integrated circuits (ICs).
The ESD protection of a conventional high-voltage device is generally achieved by the self protection function of the device, thus the ESD protection relates closely to the capacity of the device itself. The ESD protection of the source of the high-voltage device is generally achieved by adding a protection structure to the source of the high-voltage device, but the protection structure will take up a large area of the device.
Based on the above, t it is necessary to provide a semiconductor device with an ESD protection structure, which requires a small overall area.
A semiconductor device with an ESD protection structure includes a power device, wherein the ESD protection structure is a NMOS transistor, a drain of the NMOS transistor is shared by a source of the power device, substrate leading-out regions of the power device and the NMOS transistor are coupled to the source as a ground leading-out.
In the above semiconductor device with the ESD protection structure, the drain of the NMOS transistor is shared by the source of the power device, so the increased area of the device by adding the ESD protection structure is small.
To better illustrate embodiments of the present disclosure or technical solutions in the art, the figures used in the embodiments will be briefly described. Obviously, these figures illustrate only some embodiments of the present disclosure, and the skilled in the art would be capable of obtaining figures of the other embodiments based on the one disclosed herein without inventiveness work.
To better understand the objects, features and advantages of the present disclosure, the detailed embodiments will be illustrated with reference to the accompany drawings.
The drain of the NMOS transistor is shared by the source of the power device, so the increased area of the device by adding the ESD protection structure is small.
During the use of the above semiconductor device with the ESD protection structure, the gate 104 may be shorted to the source 106 (and grounded) to form a GGMOS, so as to ensure that a current path may be formed between the common-drain-source structure 107 and the ground when the device undergoes high voltage surge and electrostatic discharge. Alternatively, an peripheral circuit may also be used to control the “on” or “off” of the NMOS transistor 102 through the gate 104, to ensure a current path between the common-drain-source structure 107 and the ground. In this way, the source voltage can be held at a low value, to protect the gate of the device from broken-down, thus ensuring the reliability of the source of the power device 101.
The drain 201 within the drift region 230 is a drain of the power device. The leading-out region 205 is used as a source leading-out region of the NMOS transistor, which is close to the substrate leading-out region 206, and coupled to the substrate leading-out region 206 via a metal wire, as the ground leading-out. The leading-out region 202 is close to the oxide layer 208, and used as the drain of the NMOS transistor to be shared by the source of the power device, with a manufacturing method of bonding the leading-out region 202 and the source together. The first gate 204 is arranged between the leading-out region 202 and the leading-out region 205, as a gate of the NMOS transistor. The second gate 203 is arranged between the leading-out region 202 and the oxide layer 208, as a gate of the power device. The first type has a conduction type opposite to that of the second type.
In this embodiment, the first type is P type, the second type is N type, the drain of the power device is N+ type doping, and the substrate leading-out region is P+ type doping.
The second gate 203 is primarily used to control the switching characteristic of the high-voltage power device. The first gate 204 may either operates as an independent terminal to control the switching characteristic of the low voltage NMOS transistor together with an peripheral control circuit, or be shorted to the leading-out region 205 to form a GGMOS to provide a current path for the high-voltage power device and to obtain a low holding voltage at the source, helping to protect the gate oxide and improve the reliability.
Although the present disclosure has been described with reference to the embodiments thereof and the best modes for carrying out the present invention, it is apparent to those skilled in the art that a variety of modifications and changes may be made without departing from the scope of the present disclosure, which is intended to be defined by the appended claims.
Number | Date | Country | Kind |
---|---|---|---|
2014 1 0184376 | May 2014 | CN | national |
Filing Document | Filing Date | Country | Kind |
---|---|---|---|
PCT/CN2015/078222 | 5/4/2015 | WO | 00 |
Publishing Document | Publishing Date | Country | Kind |
---|---|---|---|
WO2015/169197 | 11/12/2015 | WO | A |
Number | Name | Date | Kind |
---|---|---|---|
5578860 | Costa | Nov 1996 | A |
5654574 | Williams | Aug 1997 | A |
5672527 | Lee | Sep 1997 | A |
5684321 | Okamura | Nov 1997 | A |
5751042 | Yu | May 1998 | A |
5903032 | Duvvury | May 1999 | A |
6281553 | Sasaki | Aug 2001 | B1 |
6998685 | Manna et al. | Feb 2006 | B2 |
7929262 | Vashchenko et al. | Apr 2011 | B1 |
7968936 | Denison | Jun 2011 | B2 |
9105715 | Miura | Aug 2015 | B2 |
9136373 | Chan | Sep 2015 | B2 |
20050017688 | Stellberger | Jan 2005 | A1 |
20060186467 | Pendharkar | Aug 2006 | A1 |
20090267147 | De Boet | Oct 2009 | A1 |
20100123985 | Wang | May 2010 | A1 |
20120181611 | Akai | Jul 2012 | A1 |
20120275072 | Chen | Nov 2012 | A1 |
20130229736 | Van Der Borght et al. | Sep 2013 | A1 |
20140092508 | Ko | Apr 2014 | A1 |
Number | Date | Country |
---|---|---|
1755930 | Apr 2006 | CN |
100444378 | Dec 2008 | CN |
102290340 | Dec 2011 | CN |
102623452 | Aug 2012 | CN |
Entry |
---|
English Translation of International Search Report for International Application No. PCT/CN2015/078222, dated Aug. 7, 2015. |
Deng et al., U.S. Appl. No. 14/902,516, International Application Filing Date Jul. 29, 2014. |
Zhong et al., U.S. Appl. No. 14/902,517, International Application Filing Date Jul. 22, 2014. |
Zhang et al., U.S. Appl. No. 14/902,519, International Application Filing Date Aug. 19, 2014. |
Wang et al., U.S. Appl. No. 14/902,302, International Application Filing Date Sep. 2, 2014. |
Zhang et al., U.S. Appl. No. 15/023,049, International Application Filing Date Dec. 2, 2014. |
Jing et al., U.S. Appl. No. 15/023,057, International Application Filing Date Dec. 4, 2014. |
Hu et al., U.S. Appl. No. 15/119,249, International Application Filing Date May 8, 2015. |
Wang et al., U.S. Appl. No. 15/119,289, International Application Filing Date Apr. 29, 2015. |
Qian et al., U.S. Appl. No. 15/119,311, International Application Filing Date May 6, 2015. |
First Office Action (and English Translation thereof) and related Search Report for Chinese Application No. 201410184376.2, dated Jun. 20, 2017 (10 pages). |
Number | Date | Country | |
---|---|---|---|
20170062405 A1 | Mar 2017 | US |