Claims
- 1. A method of manufacturing a semiconductor device, comprising:
forming, above a semiconductor substrate, a first gate electrode of a first MISFET operating at a first operating voltage and a second gate electrode of a second MISFET operating at a second operating voltage higher than the first operating voltage; performing ion implantation to form a first LDD layer of the first MISFET; performing ion implantation to form a second LDD layer of the second MISFET; forming a first film over the first and second gate electrodes, above the semiconductor substrate; forming a second film on the first film, the second film being different in material from the first film; performing anisotropic etching on the second film to form a first side-wall film at a stepped part near the first gate electrode and a stepped part near the second gate electrode; performing partial etching on the first side-wall film to remove the first side-wall film which lies above the first MISFET and leave the first side-wall film which lies above the second MISFET; performing anisotropic etching on the first film to form a second side-wall film on sides of the first and second gate electrodes; and performing ion implantation to form a first source/drain diffusion layer of the first MISFET and a second source/drain diffusion layer of the second MISFET.
- 2. The method according to claim 1, wherein the first operating voltage is supplied to the first gate electrode and the second operating voltage is supplied to the second gate electrode.
- 3. The method according to claim 1, wherein the first and second gate electrodes are formed at the same time.
- 4. The method according to claim 1, wherein each of the first and second films is formed by LPCVD.
- 5. The method according to claim 1, wherein each of the first and second films is an insulating film.
- 6. The method according to claim 1, wherein an etching rate of the first film to a contact hole opening is different from an etching rate of the second film.
- 7. The method according to claim 1, wherein the first film is a silicon nitride film.
- 8. The method according to claim 1, wherein the second film is a silicon oxide film.
- 9. The method according to claim 1, wherein a mask film is formed above the second MISFET before the partial etching is performed.
- 10. The method according to claim 1, wherein the partial etching is wet etching.
- 11. A method of manufacturing a semiconductor device comprising:
forming, above a semiconductor substrate, a first gate electrode of a first MISFET operating at a first operating voltage, a second gate electrode of a second MISFET operating at a second operating voltage higher than the first operating voltage, and a nonvolatile memory cell with a stacked gate structure; performing ion implantation to form a first LDD layer of the first MISFET; performing ion implantation to form a second LDD layer of the second MISFET; forming a first film covering the first and second gate electrodes above the semiconductor substrate; forming a second film on the first film, the second film being different in material from the first film; performing anisotropic etching on the second film to form a first side-wall film at a stepped part near the first gate electrode and a stepped part near the second gate electrode; performing partial etching on the first side-wall film to remove the first side-wall film which lies above the first MISFET and the nonvolatile memory cell, and leave the first side-wall film which lies above the second MISFET; performing anisotropic etching on the first film to form a second side-wall film on sides of the first and second gate electrodes; and performing ion implantation to form a first source/drain diffusion layer of the first MISFET and a second source/drain diffusion layer of the second MISFET.
- 12. The method according to claim 11, wherein the first operating voltage is supplied to the first gate electrode and the second operating voltage is supplied to the second gate electrode.
- 13. The method according to claim 11, wherein the first and second gate electrodes are formed at the same time.
- 14. The method according to claim 11, wherein each of the first and second films is formed by LPCVD.
- 15. The method according to claim 11, wherein each of the first and second films is an insulating film.
- 16. The method according to claim 11, wherein an etching rate of the first film to a contact hole opening is different from that of the second film.
- 17. The method according to claim 11, wherein the first film is a silicon nitride film.
- 18. The method according to claim 11, wherein the second film is a silicon oxide film.
- 19. The method according to claim 11, wherein a mask film is formed above the second MISFET before the partial etching is performed.
- 20. The method according to claim 11, wherein the partial etching is wet etching.
Priority Claims (2)
Number |
Date |
Country |
Kind |
11-046728 |
Feb 1999 |
JP |
|
10-159205 |
Jun 1998 |
JP |
|
CROSS-REFERENCE TO RELATED APPLICATION
[0001] This application is a divisional of U.S. patent application Ser. No. 10/060,297 filed Feb. 1, 2002, which is a divisional of U.S. patent application Ser. No. 09/327,517, filed Jun. 8, 1999, which is based upon and claims the benefit of priority from the prior Japanese Patent Application Nos. 11-046728, filed Feb. 24, 1999 and 10-159205, filed Jun. 8, 1998, the entire contents of which are incorporated herein by reference.
Divisions (2)
|
Number |
Date |
Country |
Parent |
10060297 |
Feb 2002 |
US |
Child |
10435380 |
May 2003 |
US |
Parent |
09327517 |
Jun 1999 |
US |
Child |
10060297 |
Feb 2002 |
US |