Claims
- 1. A semiconductor device comprising a pattern formed within a composite film including a masking film formed on a single hardmask film formed on a lower film, said pattern including a plurality of isolated features and a plurality of nested features wherein a first average etch bias of said plurality of isolated features and a second average etch bias of said plurality of nested features differ by less than 13%, and said lower film is an interconnect film.
- 2. The semiconductor device as in claim 1, wherein said plurality of isolated features includes an average isolated masking width, an average isolated hardmask width and an average isolated lower film width, said plurality of nested features includes an average nested masking width, an average nested hardmask width and an average nested lower film width, and said first average etch bias comprises a difference between said average isolated masking width and said isolated lower film width, and said second average etch bias comprises a difference between said average nested masking width and said average nested lower film width.
- 3. The semiconductor device as in claim 2, wherein said lower film comprises a semiconductor film.
- 4. The semiconductor device as in claim 2, wherein said lower film comprises polysilicon.
- 5. The semiconductor device as in claim 2, wherein said lower film comprises a metal film.
- 6. The semiconductor device as in claim 2, wherein said lower film comprises a composite film including a tungsten silicide film and a polysilicon film.
- 7. The semiconductor device as in claim 2, wherein said masking film comprises photoresist.
- 8. The semiconductor device as in claim 2, wherein said hardmask film comprises one of an oxide film, a nitride film, and an oxynitride film.
- 9. The semiconductor device as in claim 2, wherein said plurality of isolated features and said plurality of nested features each include gate electrodes for transistors formed in a semiconductor substrate.
- 10. The semiconductor device as in claim 2, wherein said features of said plurality of isolated features and said plurality of nested features comprise lines.
- 11. A semiconductor device comprising a pattern formed within a stack of films including a masking film formed on a single hardmask film formed on a lower film, said pattern including a plurality of isolated features and a plurality of nested features wherein a first average etch bias of said plurality of isolated features and a second average etch bias of said plurality of nested features differ by less than 13%, and said lower film is an interconnect film.
- 12. A patterned interconnect film formed over a semiconductor substrate and having a plurality of raised features simultaneously formed therewithin, said plurality of raised features including nested features and isolated features, each raised feature of said plurality of raised features having a lateral dimension independent of all other said features.
- 13. The patterned film as in claim 12, wherein said patterned interconnect film comprises a semiconductor film.
- 14. The patterned film as in claim 13, wherein said semiconductor film comprises polysilicon.
- 15. The patterned film as in claim 12, wherein said patterned film comprises a metal film.16.The patterned film as in claim 13, wherein said semiconductor film comprises a composite film structure including a lower polysilicon film and an upper film having a greater conductivity than said polysilicon film.
- 17. The patterned film as in claim 12, wherein said plurality of features are simultaneously formed by etching.
- 18. An integrated circuit device including the semiconductor device as in claim 1.
RELATED APPLICATION
This application is related to U.S. Application Ser. No. 09/397,458, filed on Sep. 16, 1999.
US Referenced Citations (18)
Foreign Referenced Citations (1)
Number |
Date |
Country |
0 905 768 |
Mar 1999 |
EP |