1. Field of the Invention
The present invention relates to a semiconductor device, and more particularly relates to a semiconductor device including sense amplifiers each of which amplifies a potential difference occurring in a pair of bit lines.
2. Description of Related Art
Many of semiconductor memory devices represented by a DRAM (Dynamic Random Access Memory) include sense amplifiers each of which amplifies a potential difference occurring in a pair of bit lines. For example, a DRAM described in Japanese Patent Application Laid-open No. 2011-187879 has sense amplifiers each including two p-channel MOS transistors cross-coupled and two n-channel MOS transistors cross-coupled, and drives one bit line of a bit line pair to an array potential (VARY) and the other bit line of the bit line pair to a ground potential (VSS) based on a potential difference occurring in the bit line pair.
In Japanese Patent Application Laid-open No. 2011-187879, a sequence of a read operation using the sense amplifiers (SA) is performed as follows. At a time before performing the read operation, a bit-line equalization signal (BLEQ) is first activated, which causes a bit line pair to be precharged with a bit-line precharge voltage (VBLP) by a bit-line precharge circuit (PCC). When the read operation is started, the bit-line equalization signal is deactivated and supply of the bit-line precharge voltage by the bit-line precharge circuit is stopped. Accordingly, the bit line pair is brought into a floating state while being kept at the same potential. A specific word line is selected in this state. Transfer of charges between a cell capacitor of a selected memory cell and a bit line changes the potential of the bit line, resulting in a potential difference in the bit line pair. Sense-amplifier enable signals (SAPE and SANE) are then activated and thus a cross-coupled amplifier (CCA) included in the corresponding sense amplifier performs a sense operation to amplify the potential difference in the bit line pair and holds the amplified potential difference. A row-select switch signal (YS) is then activated to transfer the potential difference in the bit line pair to an IO line pair, or the like, and stored information is read.
As this reading method has been examined, the present inventors have found the following problem. That is, it was found that the potential difference in the bit line pair cannot be accurately read in some ways of controlling a common source potential of the cross-coupled amplifier in the sense amplifier. This problem occurs not only in the sense amplifier including the two cross-coupled p-channel MOS transistors and the two cross-coupled n-channel MOS transistors but also in a sense amplifier including only either two cross-coupled p-channel MOS transistors or two cross-coupled n-channel MOS transistors.
In one embodiment, there is provided a semiconductor device that includes: a first line; a second line; a first node; a second node supplied with a first power supply potential; a first control element that controls an amount of current flowing between the second line and the first node according to a potential of the first line; a second control element that controls an amount of current flowing between the first line and the first node according to a potential of the second line; a first control circuit that performs a first operation to fix potentials of the first and second lines at a first potential; a second control circuit that performs a second operation to connect the first node to the second node; and a third control circuit that fixes a potential of the first node at a second potential after the first control circuit stops the first operation until the second control circuit starts the second operation.
In another embodiment, there is provided a semiconductor device that includes: first and second bit lines; a sense amplifier driving one of the first and second bit lines to a potential supplied to a first common source node, and driving the other of the first and second bit lines to a potential supplied to a second common source node; a first precharge circuit that equalizes the first and second bit lines to substantially the same potential; a second precharge circuit that equalizes the first and second common source nodes to substantially the same potential; a first sense-amplifier drive circuit that drives the first common source node to a first activation potential; and a second sense-amplifier drive circuit that drives the second common source node to a second activation potential. The first and second sense-amplifier drive circuits and the first and second precharge circuits are activated mutually exclusively, and the second precharge circuit is deactivated after the first precharge circuit is deactivated.
In still another embodiment, there is provided a semiconductor device that includes: first and second bit lines; a first equalization circuit coupled to the first and second bit lines to equalize a potential between the first and second bit lines; a sense amplifier coupled the first and second bit lines; first and second source lines coupled to the sense amplifier to activate or deactivate the sense amplifier by a potential between the first and second source lines; a second equalization circuit coupled to the first and second source lines to equalize the potential between the first and second source lines; a first logic circuit configured to output a first control signal; a second logic circuit configured to receive the first control signal and output a second control signal applied to the first equalization circuit; and a third logic circuit configured to receive the first control signal and output a third control signal applied to the second equalization circuit, the third logic circuit being different from the second logic circuit.
In a semiconductor device according to the one embodiment of the present invention, a second control circuit that controls a potential of a common source node (first node) of a cross-coupled amplifier is controlled using a signal (second control signal) independent of a bit-line equalization signal (first control signal). Accordingly, a potential of a common source can be fixed independently of a bit-line equalization operation. For example, the common source node is not brought into a floating state also in a period after bit-line precharge is stopped until a sense amplifier is activated, so that changes in a bit line potential due to charge leakage can be reduced. Therefore, erroneous reading can be reduced.
Preferred embodiments of the present invention will be explained below in detail with reference to the accompanying drawings. The following detailed description refers to the accompanying drawings that show, by way of illustration, specific aspects and embodiments in which the present invention may be practiced. These embodiments are described in sufficient detail to enable those skilled in the art to practice the present invention. Other embodiments may be utilized, and structure, logical and electrical changes may be made without departing from the scope of the present invention. The various embodiments disclosed herein are not necessarily mutually exclusive, as some disclosed embodiments can be combined with one or more other disclosed embodiments to form new embodiments.
Referring now to
As shown in the enlarged view of
Many (e.g., 256K) memory cells MCs are arranged in each memory mat area MA. As shown in
When data is to be written in a memory cell MC, an array potential VARY or a ground potential VSS (<VARY) is supplied to the corresponding cell capacitor C according to the data to be stored. The ground potential VSS is an external potential supplied from outside the semiconductor device 10 and the array potential VARY is an internal potential generated inside the semiconductor device 10. When data is to be read from a memory cell MC, the corresponding bit line BL is precharged with a precharge potential VBLP and then the corresponding cell transistor Tr is turned on. The precharge potential VBLP is an intermediate potential between the array potential VARY and the ground potential VSS, that is, (VARY−VSS)/2. Accordingly, the potential of the bit line BL slightly increases from the precharge potential VBLP when the array potential VARY has been written in the cell capacitor C, and the potential of the bit line BL slightly decreases from the precharge potential VBLP when the ground potential VSS has been written in the cell capacitor C.
Driving of a word line WL is performed by a sub-word driver provided in the sub-word area SWDA and driving of a bit line BL is performed by a sense amplifier SA provided in the sense amplifier area SAA. The bit line BL is a general term used to refer to bit lines BLT and BLB explained later.
Turning to
Turning to
Due to this flip-flop structure, if a potential difference is generated between the bit line pair BLT and BLB while a predetermined potential is supplied to the high-potential common source line PCS and the low-potential common source line NCS, then the potential of the high-potential common source line PCS is supplied to one of the bit line pair BLT and BLB, and that of the low-potential common source line NCS is supplied to the other of the bit line pair BLT and BLB. The active potential of the high-potential common source line PCS is an array potential VARY, and the active potential of the low-potential common source line NCS is a ground potential VSS.
An operation principle of the sense amplifier SA is as mentioned below. Regarding the p-channel MOS transistors 111 and 112, these transistors are cross-coupled and thus a difference in source-drain resistances between the two transistors 111 and 112 occurs when there is a slight difference between potentials of the gate electrodes, that is, potentials of the corresponding bit lines. Therefore, a transistor having a lower resistance transfers charges in a direction of causing the bit line and the common source line PCS to have the same potential faster than a transistor having a higher resistance. This transfer of charges further increases the potential difference in the bit line pair and enlarges the difference in source-drain resistances between the two transistors 111 and 112, and therefore the potential difference in the bit line pair is amplified. This operation is performed in the same manner also in the n-channel MOS transistors 113 and 114.
At a time before the sense operation mentioned above is performed, the bit line pair BLT and BLB is previously precharged with the precharge potential VBLP by the bit-line precharge circuit BLPC. When the precharge is thereafter stopped and then a word line WL corresponding to a memory cell MC that is connected to one of the bit lines BLT and BLB is selected to release charges only to the connected bit line BLT or BLB, a potential difference occurs between the bit lines BLT and BLB. With the sense operation mentioned above, the potential difference in the bit line pair BLT and BLB is amplified and kept.
The bit-line precharge circuit BLPC includes three n-channel MOS transistors 121 to 123. The transistor 121 is connected between the paired bit lines BLT and BLB, the transistor 122 is connected between the bit line BLT and a line to which the precharge potential VBLP is supplied, and the transistor 123 is connected between the bit line BLB and the line to which the precharge potential VBLP is supplied. A bit-line equalization signal BLEQ is supplied to all of gate electrodes of the transistors 121 to 123. With this configuration, when the bit-line equalization signal BLEQ is activated to a high level, the bit line pair BLT and BLB is precharged with the precharge potential VBLP.
Referring back to
Turning to
Meanwhile, an n-channel MOS transistor 133 is connected to the low-potential common source line NCS. The ground potential VSS is supplied to a source of the transistor 133 and a timing signal SAN is supplied to a gate electrode thereof. Accordingly, the common source line NCS is driven to the ground potential VSS when the timing signal SAN is activated to a high level. In the present invention, the common source line NCS and a line to which the ground potential VSS is supplied are referred to also as “first node” and “second node”, respectively. The transistor 133 is referred to also as “second control circuit”.
Furthermore, a common-source precharge circuit CSPC is connected between the common source lines PCS and NCS. The common-source precharge circuit CSPC has the same circuit configuration as that of the bit-line precharge circuit BLPC shown in
A semiconductor device according to an example examined by the present inventors prior to the filing of the present application and problems thereof are explained below.
Turning to
Turning to
A predetermined word line WL is then activated to a high level at a time t12. This turns on the cell transistor Tr of the corresponding memory cell MC and connects the cell capacitor C thereof to the corresponding bit line BLT or BLB. As a result, the potential of the bit line BLT or BLB changes according to charges accumulated in the cell transistor Tr. This state is maintained for a while and, after the potential of the bit line BLT or BLB sufficiently changes, the timing signal SAN is activated to a high level at a time t13. Although not shown, the timing signal SAP1B is also activated to a low level at the time t13. This activates the sense amplifier SA to amplify a potential difference occurring in the bit line pair BLT and BLB. The timing signal SAP1B is activated only at an initial stage of the sense operation and the timing signal SAP2B is thereafter activated instead of the timing signal SAP1B to drive the common source line PCS to the array potential VARY.
The following problem occurs in the operation mentioned above. That is, because the common-source precharge circuit CSPC is deactivated during a period from the time t11 to the time t13, the common source lines PCS and NCS are in a floating state during this period. It is found that the following phenomenon may occur if a word line WL is selected and charges in the corresponding memory cell MC are released to one of the bit lines BLT and BLB in that state. For example, when High data is written in the memory cell MC, the potential of a bit line (BLT, for example) connected to the memory cell MC slightly increases. Generally, the increase in the potential of the bit line BLT is then kept and amplified upon start of the sense operation. However, if the potentials of the common source lines PCS and NCS are floating until the sense amplifier is operated as mentioned above, charges in the common source lines PCS and NCS are gradually lost due to off-leakage current of the transistors 111 to 114 included in the sense amplifier SA, or the like. If the charges in the common source lines PCS and NCS are lost, charges in the bit line pair BLT and BLB are also gradually lost.
In this case, because a source-drain potential difference between the transistors 111 and 113 having the drain electrodes connected to the bit line BLT with the slightly-increased potential is larger than that between the other transistors 112 and 114, charges are lost faster from the bit line BLT than from the bit line BLB. As a result, the potential difference in the bit line pair BLT and BLB becomes smaller and, in some cases, may be reversed and erroneously amplified by the sense amplifier SA.
Turning to
In the semiconductor device explained below, such an erroneous operation is prevented and an accurate sense operation can be performed.
Turning to
Turning to
A predetermined word line WL is then activated to a high level at a time t22. This turns on the cell transistor Tr of the corresponding memory cell MC and connects the cell capacitor C thereof to the corresponding bit line BLT or BLB. As a result, the potential of the connected bit line BLT or BLB changes according to charges accumulated in the cell transistor Tr. This state is maintained for a while and, after the potential of the bit line BLT or BLB sufficiently changes, the timing signal SAN is activated to a high level and the common-source equalization signal CSEQB is deactivated to a high level at a time t23. Although not shown, the timing signal SAP1B is also activated to a low level at the time t23. Accordingly, the precharged states of the common source lines PCS and NCS are canceled and the sense amplifier SA is activated to amplify a potential difference occurring in the bit line pair BLT and BLB. As mentioned above, the timing signal SAP1B is activated only at the initial stage of the sense operation and the timing signal SAP2B is thereafter activated instead of the timing signal SAP1B to drive the common source line PCS to the array potential VARY.
At a time t24, the timing signal SAN is deactivated to a low level and the bit-line equalization signal BLEQB and the common-source equalization signal CSEQB are activated to a low level. When the word line WL is then deactivated to a low level at a time t25, restoring of data into the corresponding memory cell MC is completed.
With this control, because the precharge potential VBLP is continuously supplied to the common source lines PCS and NCS during a period after the word line WL is activated (the time t22) until the sense operation is started (the time t23), an erroneous operation resulting from the common source lines PCS and NCS brought into a floating state does not occur.
Turning to
While the common-source equalization signal CSEQB is kept at a low level over the entire period from the time t22 to the time t23 in the first embodiment, this point is not essential to the present invention and it suffices to set the common-source equalization signal CSEQB to a low level during at least part of the period from the time t22 to the time t23. For example, the common-source equalization signal CSEQB can be set to a high level immediately before the time 23.
Turning to
Bit line equalization and common source equalization is described in U.S. Application publication No. 2010/0008129. The publication shows inverter 316 outputting BLEQ to transistors 231, 232 and 233 constituting the common source equalization circuit and transistors 321, 322 and 323 constituting the bit line equalization circuit in
It is apparent that the present invention is not limited to the above embodiments, but may be modified and changed without departing from the scope and spirit of the invention.
For example, while an example of using the sense amplifier SA including the four transistors 111 to 114 has been explained in the above embodiments, the sense amplifier in the present invention is not limited to the configuration. A sense amplifier including only the p-channel MOS transistors 111 and 112 as shown in
The embodiments described above have explained a case where the present invention is applied to a DRAM; however, the application target of the present invention is not limited to DRAMS. Therefore, it is possible to apply the present invention to other types of semiconductor memory devices such as an SRAM, a ReRAM, and a flash memory, and it is also possible to apply the present invention to logic semiconductor devices that have memory cell arrays incorporated in a part therein.
Number | Date | Country | Kind |
---|---|---|---|
2012-111809 | May 2012 | JP | national |