Claims
- 1. A semiconductor device, comprising:an interconnection layer having one side surface and the other side surface positioned opposite to said one side surface; and a barrier metal layer formed on said one side surface and said the other side surface; wherein total film thickness BM of said barrier metal layer is selected to satisfy the relation of BMmin/W≦BM/W≦1−(K/(K−1))×ΔW/W where W represents set line width of said interconnection layer in a direction approximately vertical to said one side surface, BM represents total film thickness of said barrier metal layer formed on said one side surface and said the other side surface, BMmin represents minimum necessary film thickness of said barrier metal layer, and K represents tolerable ratio of increase in resistance of said interconnection layer when said set line width W is reduced by ΔW.
- 2. The semiconductor device according to claim 1, whereinsaid interconnection layer has a bottom surface; a bottom barrier metal layer is formed on said bottom surface; and total film thickness BMT of said bottom barrier metal layer is selected to satisfy the relation of BMTmin/T≦BMT/T≦1−(KT/(KT−1))×ΔT/T where T represents set film thickness of said interconnection layer in a direction approximately vertical to said bottom surface, BMT represents film thickness of said bottom barrier metal layer, BMTmin represents minimum necessary film thickness of said bottom barrier metal layer, and KT represents tolerable ratio of increase in resistance of said interconnection layer when said set film thickness T is reduced by ΔT.
Priority Claims (1)
Number |
Date |
Country |
Kind |
11-014070 |
Jan 1999 |
JP |
|
Parent Case Info
This application is a divisional of application Ser. No. 09/353,379 filed Jul. 15, 1999, now U.S. Pat. No. 6,288,447.
US Referenced Citations (9)
Number |
Name |
Date |
Kind |
4753851 |
Roberts et al. |
Jun 1988 |
A |
4941031 |
Kumagai et al. |
Jul 1990 |
A |
5264390 |
Nagase et al. |
Nov 1993 |
A |
6162583 |
Yang et al. |
Dec 2000 |
A |
6184121 |
Buchwalter et al. |
Feb 2001 |
B1 |
6191031 |
Taguchi et al. |
Feb 2001 |
B1 |
6335569 |
Joshi |
Jan 2002 |
B1 |
6348414 |
Yun et al. |
Feb 2002 |
B1 |
6399496 |
Edelstein et al. |
Jun 2002 |
B1 |
Foreign Referenced Citations (3)
Number |
Date |
Country |
3-62564 |
Mar 1991 |
JP |
7-169842 |
Jul 1995 |
JP |
9-181184 |
Jul 1997 |
JP |
Non-Patent Literature Citations (1)
Entry |
“The Best Combination of Aluminum and Copper Interconnects for a High Performance 0.18μm CMOS Logic Device”, M. Igarashi et al., IEDM Technical Digest, 1998, pp. 829-832. |