Claims
- 1. A semiconductor device comprising:a transistor including a source and a drain formed on a semiconductor substrate separated by a channel, and having a gate electrode above the channel with a gate insulating film therebetween, wherein the source and the drain of the transistor have been exposed to the same number of etching steps and have the same film thickness; a first component coupled to one of the source and the drain via a first contact hole having a first depth; and a second component coupled to the other of the source and drain via a second contact hole having a second depth different from the first depth.
- 2. The semiconductor device according to claim 1, wherein said transistor is a memory cell transistor of a DRAM.
- 3. The semiconductor device according to claim 1, wherein said transistor constitutes a stack-type memory cell of a DRAM, the stack-type memory cell including a capacitor,said capacitor includes (i) said first component as a storage node, (ii) a dielectric film on the storage node and (iii) a cell plate on the dielectric film, said second component constitutes a bit line underlying the storage node.
- 4. The semiconductor device according to claim 1, wherein said transistor constitutes a stack-type memory cell of a DRAM, the stack-type memory cell including a capacitor.said capacitor including (i) said first component as a storage node, (ii) a dielectric film on the storage node and (iii) a cell plate on the dielectric film, said second component constitutes a bit line overlying the storage node.
- 5. A trench-type memory cell of a DRAM comprising:a transistor including a source and a drain formed on a semiconductor substrate separated by a channel, and having a gate electrode above the channel with a gate insulating film therebetween, wherein the source and the drain of the transistor have been exposed to the same number of etching steps, and one of the source and the drain is coupled to a bit line component; and a capacitor formed in a trench in the substrate and including (i) a storage node connected to the other of the source and the drain, (ii) a dielectric film on the storage node and (iii) a cell plate on the dielectric film.
- 6. The semiconductor device according to claim 1, wherein said transistor constitutes a CMOS inverter in a peripheral circuit of a DRAM.
- 7. The semiconductor device according to claim 1, whereinsaid semiconductor substrate has an SOI structure including an insulation layer on which the source and drain of said transistor are formed.
- 8. The semiconductor device according to claim 7, wherein said transistor is a memory cell transistor of a DRAM.
- 9. The semiconductor device according to claim 7, wherein said transistor constitutes a stack-type memory cell of a DRAM, the stack-type memory cell including a capacitor,said capacitor includes (i) said first component as a storage node, (ii) a dielectric film on the storage node and (iii) a cell plate on the dielectric film, said second component constitutes a bit line underlying the storage node.
- 10. The semiconductor device according to claim 7, wherein said transistor constitutes a stack-type memory cell of a DRAM, the stack-type memory cell including a capacitor,said capacitor includes (i) said first component as a storage node, (ii) a dielectric film on the storage node and (iii) a cell plate on the dielectric film, said second component constitutes a bit line overlying the storage node.
- 11. The trench-type memory cell according to claim 5, whereinsaid semiconductor substrate has an SOI structure including an insulation layer on which the source and drain of said transistor are formed.
- 12. The semiconductor device according to claim 6, whereinsaid semiconductor substrate has an SOI structure including an insulation layer on which the source and drain of said transistor are formed.
- 13. A semiconductor device comprisinga transistor including a source and a drain formed on a semiconductor substrate separated by a channel and having a gate electrode above the channel with a gate insulating film therebetween, the source and the drain each having a concavity on a surface thereof to the substantially same depth; a first component coupled to one of the source and the drain via a first contact hole having a first depth; and a second component coupled to the other of the source and drain via a second contact hole having a second depth different from the first depth.
- 14. The semiconductor device according to claim 13, wherein said transistor is a memory cell transistor of a DRAM.
- 15. A trench-type memory cell of a DRAM comprising:a transistor including a source and a drain formed on a semiconductor substrate separated by a channel, and having a gate electrode above the channel with a gate insulating film therebetween, the source and the drain of the transistor each having a concavity on a surface thereof to the substantially same depth, one of the source and the drain being connected to a bit line component; and a capacitor formed in a trench in the substrate and including (i) a storage node connected to the other of the source and the drain, (ii) a dielectric film on the storage node and (iii) a cell plate on the dielectric film.
- 16. The semiconductor device according to claim 13, whereinsaid semiconductor substrate has an SOI structure including an insulation layer on which the source and drain of said transistor are formed.
- 17. The semiconductor device according to claim 16, wherein said transistor is a memory cell transistor of a DRAM.
- 18. The trench-type memory cell according to claim 15, whereinsaid semiconductor substrate has an SOI structure including an insulation layer on which the source and drain of said transistor are formed.
Priority Claims (1)
Number |
Date |
Country |
Kind |
5-301899 |
Jan 1993 |
JP |
|
RELATED APPLICATIONS
This application is a continuation-in-part of application Ser. No. 08/546,746, filed Oct. 23, 1995 now U.S. Pat. No. 6,060,738, issued May 9, 2000.
US Referenced Citations (1)
Number |
Name |
Date |
Kind |
5508541 |
Hieda et al. |
Apr 1996 |
|
Continuation in Parts (1)
|
Number |
Date |
Country |
Parent |
08/546746 |
Oct 1995 |
US |
Child |
08/668013 |
|
US |