Takashima et al., A Sub-40ns Random-Access Chain FRAM Architecture with a 7ns Cell-Plate-Line Drive, 1999, IEEE, International Solid State Circuits Conference, pp. 102, 103, 150.* |
Takeshima et al., Gain Cell Block Architecture for Gigabit-Scale Chain Ferroelectric RAM, Jun. 1999, Symposium on VLSI Circuits Digest of Technical Papers, pp. 103-104.* |
U.S. patent application Ser. No. 09/801,920, Kanaya et al., filed Mar. 9, 2001. |
U.S. patent application Ser. No. 09/956,001, Ozaki et al., filed Sep. 20, 2001. |
U.S. patent application Ser. No. 10/178,744, Kanaya et al., filed Jun. 25, 2002. |