Claims
- 1. A Schottky gate field effect transistor, comprising:
- a compound semiconductor layer;
- a Schottky gate electrode of a refractory metal silicide including Mo on said compound semiconductor layer; and
- source and drain regions at both sides of said Schottky gate electrode, the source and drain regions having edges aligned at edges of the Schottky gate electrode, such that impurities are introduced into said compound semiconductor layer using said Schottky gate electrode as a mask,
- said Schottky gate electrode providing a Schottky contact on said compound semiconductor layer and having a barrier height and an ideality factor that are stable up to 850.degree. C.
- 2. A Schottky gate field effect transistor as set forth in claim 1, wherein said source and drain regions have an impurity concentration peak at a predetermined depth from a surface of said source and drain regions.
- 3. A Schottky gate field effect transistor as set forth in claim 1, wherein said Schottky gate electrode is formed in direct contact with said compound semiconductor layer.
- 4. A Schottky gate field effect transistor as set forth in claim 1, wherein said compound semiconductor layer is GaAs.
- 5. A Schottky gate field effect transistor as set forth in claim 1, wherein a surface of said source and drain regions is at a level which is different from a level of a boundary portion located between said Schottky gate electrode and said semiconductor layer.
- 6. A Schottky gate field effect transistor, comprising:
- a compound semiconductor layer;
- a Schottky gate electrode of a refractory metal silicide including W on said compound semiconductor layer; and
- source and drain regions at both sides of said Schottky gate electrode, said source and drain regions having edges aligned at edges of said Schottky gate electrode such that impurities are introduced into said compound semiconductor layer while said Schottky gate electrode acts as a mask,
- said Schottky gate electrode providing a Schottky contact on said compound semiconductor layer and having a barrier height and an ideality factor that are stable up to 850.degree. C.
- 7. A Schottky gate field effect transistor as set forth in claim 6, wherein said source and drain regions have an impurity concentration peak at a predetermined depth from a surface of said source and drain regions.
- 8. A Schottky gate field effect transistor as set forth in claim 6, wherein said Schottky gate electrode is formed in direct contact with said compound semiconductor layer.
- 9. A Schottky gate field effect transistor as set forth in claim 6, wherein said compound semiconductor layer is GaAs.
- 10. A Schottky gate field effect transistor as set forth in claim 6, wherein a surface of said source and drain regions is at a level which is different from a level of a boundary portion located between said Schottky gate electrode and said semiconductor layer.
- 11. A Schottky gate field effect transistor, comprising:
- a compound semiconductor layer;
- a Schottky gate electrode of a refractory metal silicide including silicide of Ta on said compound semiconductor layer; and
- source and drain regions at both sides of said Schottky gate electrode, said source and drain regions having edges aligned at edges of said Schottky gate electrode such that impurities are introduced into said compound semiconductor layer while said Schottky gate electrode acts as a mask,
- said Schottky gate electrode providing a Schottky contact on said compound semiconductor layer and having a barrier height and an ideality factor that are stable up to 800.degree. C.
- 12. A Schottky gate field effect transistor as set forth in claim 11, wherein said source and drain regions have an impurity concentration peak at a predetermined depth from a surface of said source and drain regions.
- 13. A Schottky gate field effect transistor as set forth in claim 11, wherein said Schottky gate electrode is formed in direct contact with said compound semiconductor layer.
- 14. A Schottky gate field effect transistor as set forth in claim 11, wherein said compound semiconductor layer is GaAs.
- 15. A Schottky gate field effect transistor as set forth in claim 11, wherein a surface of said source and drain regions is at a level which is different from a level of a boundary portion located between said Schottky gate electrode and said semiconductor layer.
- 16. A Schottky gate field effect transistor, comprising:
- a compound semiconductor layer;
- a Schottky gate electrode of a refractory metal silicide including Mo on said compound semiconductor layer; and
- source and drain regions at both sides of said Schottky gate electrode, the source and drain regions having edges aligned at edges of the Schottky gate electrode,
- said Schottky gate electrode providing a Schottky contact on said compound semiconductor layer and having a barrier height and an ideality factor that are stable up to 850.degree. C.
- 17. A Schottky gate field effect transistor, comprising:
- a compound semiconductor layer;
- a Schottky gate electrode of a refractory metal silicide including W on said compound semiconductor layer; and
- source and drain regions at both sides of said Schottky gate electrode, said source and drain regions having edges aligned at edges of said Schottky gate electrode,
- said Schottky gate electrode providing a Schottky contact on said compound semiconductor layer and having a barrier height and an ideality factor that are stable up to 850.degree. C.
- 18. A Schottky gate field effect transistor, comprising:
- a compound semiconductor layer;
- a Schottky gate electrode of a refractory metal silicide including silicide of Ta on said compound semiconductor layer; and
- source and drain regions at both sides of said Schottky gate electrode, said source and drain regions having edges aligned at edges of said Schottky gate electrode,
- said Schottky gate electrode providing a Schottky contact on said compound semiconductor layer and having a barrier height and an ideality factor that are stable up to 800.degree. C.
Priority Claims (1)
Number |
Date |
Country |
Kind |
55-189544 |
Dec 1980 |
JPX |
|
Parent Case Info
This application is a continuation of divisional application Ser. No. 08/006,515, filed Jan. 21, 1993, now abandoned, which is a divisional of application Ser. No. 07/223,699, filed Jul. 25, 1988, now U.S. Pat. No. 5,200,349; which is a divisional of application Ser. No. 06/755,452, filed Aug. 16, 1985; which is a continuation of application Ser. No. 06/721,144, filed Apr. 10, 1985, now U.S. Pat. No. 4,566,021; and which is a continuation of application Ser. No. 06/334,923, filed Dec. 28, 1981, abandoned.
US Referenced Citations (5)
Non-Patent Literature Citations (2)
Entry |
Journal of Applied Physics, vol. 36, No. 10, Oct. 1965, "Surface States and Barrier Height of Metal-Semiconductor Systems", A. M. Cowley & S. M. Sze, pp. 3212-3220. |
Electrochemical Society, Inc., Princeton, New Jersey, "Thin Films Interdiffusion and Reactions", J. M. Poate et al., pp. 380, 425. |
Divisions (2)
|
Number |
Date |
Country |
Parent |
223699 |
Jul 1988 |
|
Parent |
755452 |
Aug 1985 |
|
Continuations (3)
|
Number |
Date |
Country |
Parent |
6515 |
Jan 1993 |
|
Parent |
721144 |
Apr 1985 |
|
Parent |
334923 |
Dec 1981 |
|