Claims
- 1. A semiconductor device comprising:a lamination of a firs: conductive film and a second conductive film, said lamination extending on an active region and an element isolation region of a semiconductor substrate; wherein said first conductive film is facing to said second conductive film in said active region with an insulating film interposed therebetween and in face-to face contact with each other over said element isolation region; and said lamination is patterned into respective predetermined patterns in said active region and said element isolation region.
- 2. A semiconductor device as claimed in claim 1, wherein said first conductive film includes a first silicon film and said second conductive film includes a second silicon film.
- 3. A semiconductor device as claimed in claim 1, wherein said second insulating film includes a nitride film.
- 4. A semiconductor device as claimed in claim 1, wherein said second insulating film is a multilayer insulating film containing an oxide film and a nitride film.
- 5. A semiconductor device as claimed in claim 1, in said second conductive film is formed immediately above an entire surface of said first conductive film in said element isolation region.
- 6. A semiconductor device as claimed in claim 1, wherein said insulating film is formed immediately above said first conductive film and said second conductive film is formed immediately above said insulating film in said active region.
- 7. A semiconductor device as claimed in claim 1, wherein an impurity is introduced into maid first conductive film at a concentration of 1×1018 to 1×1019 atoms/cm3 in said active region, and an impurity is introduced into said second conductive film at a concentration of 1×1020 to 1×1021 atoms/cm3 in said active region.
- 8. A semiconductor device as claimed in claim 1, wherein an impurity is introduced at a concentration 1×1020 to 1×1021 atoms/cm3 into each of said first conductive film and said second conductive film in said element isolation region.
- 9. A semiconductor device as claimed in claim 1, wherein said first conductive film has a conductivity lower than that of said second conductive film in said active region.
- 10. A semiconductor device as claimed in claim 1, wherein said first conductive film has substantially the same conductivity as that of said second conductive film in said element isolation region.
- 11. A semiconductor device as claimed in claim 1, wherein said semiconductor device is an MOS transistor.
- 12. A semiconductor device as claimed in claim 1, wherein a second insulating film is formed on a surface of said active region of said semiconductor substrate; and said first conductive film is formed on said second insulating film: and said semiconductor device further comprises source/drain regions formed at both aides of said first conductive film in said active region.
- 13. A semiconductor device as claimed in claim 1, further comprising an interlayer insulating film formed over said second conductive film fanned above said active region; a contact hole formed in said interlayer insulating film so as to reach said second conductive film but not to exceed said insulating film formed between said first and second conductive films formed in said active region; and a wiring layer formed on said interlayer insulating film and electrically connected through said contact hole to said second conductive film.
Priority Claims (1)
Number |
Date |
Country |
Kind |
07-276292 |
Sep 1995 |
JP |
|
CROSS-REFERENCE APPLICATION
The present application is a divisional application of U.S. Appl. No. 09/706,810, filed Nov. 7, 2000 (now U.S. Pat. No. 6,525,370), which is a divisional application of 09/317,255, filed May 24, 1999 (now abandoned), which it a divisional application of 08/720,014, filed Sep. 27, 1996 (now U.S. Pat. No. 5,925,907).
US Referenced Citations (17)
Foreign Referenced Citations (4)
Number |
Date |
Country |
000 581 312 |
Feb 1994 |
EP |
A-59-74677 |
Apr 1984 |
JP |
A-5-48046 |
Feb 1993 |
JP |
A-7-183411 |
Jul 1995 |
JP |