Semiconductor device performing row hammer refresh operation

Information

  • Patent Grant
  • 11270750
  • Patent Number
    11,270,750
  • Date Filed
    Friday, March 13, 2020
    4 years ago
  • Date Issued
    Tuesday, March 8, 2022
    2 years ago
Abstract
Disclosed herein is an apparatus that includes a memory cell array including a plurality of word lines each coupled to a plurality of memory cells, and a control circuit configured to activate first and second internal signals in a time-di vision manner in response to a first external command. A first number of the word lines are selected in response to the first internal signal, and a second number of the word line is selected in response to the second internal signal, the second number is smaller than the first number.
Description
BACKGROUND

If accesses are concentrated to the same word line in a semiconductor device such as a DRAM (Dynamic Random Access Memory), information storage characteristics of memory cells coupled to word lines adjacent to that word line may be decreased. To solve this problem, a refresh operation for the memory cells coupled to the adjacent word lines is sometimes performed in addition to the normal refresh operation to prevent loss of information of the relevant memory cells. This additional refresh operation is called “row hammer refresh”.


Generally, the row hammer refresh operation is performed so as to interrupt the normal refresh operation. Accordingly, if the frequency of the row hammer refresh operations is increased, it leads to a problem that the number of the normal refresh operations is reduced and the refresh cycle becomes longer.





BRIEF DESCRIPTION OF THE DRAWINGS


FIG. 1 is a block diagram of a semiconductor device according to a first embodiment of the present disclosure.



FIG. 2 is a diagram indicating a memory mat.



FIG. 3 is a block diagram indicating a part of the control logic circuit shown in FIG. 1.



FIG. 4 is a block diagram indicating a part of the bank row logic circuit shown in FIG. 1.



FIG. 5 is a circuit diagram indicating the address decoder shown in FIG. 5.



FIG. 6 is a timing chart for explaining an operation of the semiconductor device according to the first embodiment of the present disclosure.



FIG. 7A is a schematic diagram for explaining an operation of the semiconductor device according to the first embodiment of the present disclosure responsive to the first occurrence of the row-active signal.



FIG. 7B is a schematic diagram for explaining an operation of the semiconductor device according to the first embodiment of the present disclosure responsive to tire second occurrence of tire row-active signal.



FIG. 8 is a block diagram of a semiconductor device according to a second embodiment of the present disclosure.



FIG. 9 is a timing chart for explaining an operation of the semiconductor device according to the second embodiment of the present disclosure.



FIG. 10A is a schematic diagram for explaining an operation of the semiconductor device according to the second embodiment of the present disclosure responsive to the first occurrence of the row active signal.



FIG. 10B is a schematic diagram for explaining an operation of the semiconductor device accordion to the second embodiment of the present disclosure responsive to the second occurrence of the row active signal.



FIG. 11 is a block diagram of a semiconductor device accordion to a third embodiment of the present disclosure.



FIG. 12A is a schematic, diagram for explaining an operation of the semiconductor device according to the third embodiment of the present disclosure responsive to the first occurrence of the row active signal.



FIG. 12B is a schematic diagram for explaining an operation of the semiconductor device according to the third embodiment of the present disclosure responsive to the second occurrence of the row active signal.



FIG. 13A is a timing chart for explaining an operation of the semiconductor device according to the first embodiment of the present disclosure in a case where the temperature is middle.



FIG. 13B is a timing chart for explaining an operation of the semiconductor device according to the first embodiment of the present disclosure in a case where the temperature is low.



FIG. 13C is a timing chart for explaining an operation of tire semiconductor device according to the first embodiment of the present disclosure in a case where the temperature is high.



FIGS. 14A and 14B are timing charts for explaining an operation when an all-bank refresh command is issued.



FIG. 15 is a timing chart for explaining another operation when an all-bank refresh command is issued.



FIGS. 16A to 16D are timing charts for explaining still another operation when an all-bank refresh command is issued.



FIG. 17 is a diagram of a circuit for generating timing signals.



FIG. 18 is a block diagram of bank control circuits.





DETAILED DESCRIPTION

Various embodiments of foe present invention will be explained below in detail with reference to the accompanying drawings. The following detailed description refers to the accompanying drawings that show, by way of illustration, specific aspects and embodiments in which the present invention may be practiced. These embodiments are described in sufficient detail to enable those skilled in the art to practice the present invention. Other embodiments may be utilized, and structural, logical and electrical changes may be made without departing from the scope of foe present invention. The various embodiments disclosed herein are not necessary mutually exclusive, as some disclosed embodiments can be combined with one or more other disclosed embodiments to form new embodiments.


A semiconductor device 1 according to a first embodiment shown in FIG. 1 is a DRAM and includes eight memory banks BANK0 to BANK7, bank, row logic circuits 12 respectively allocated to the memory banks BANK0 to BANK7, a control logic circuit 14 that controls the entire operation of the semiconductor device 1, and a plurality of external terminals 16. The memory banks BANK0 to BANK7 are arrayed in an x direction. Each of the memory banks BANK0 to BANK7 is divided into eight memory mats MAT0 to MAT7 arranged in a y direction. The external terminals 16 include external terminals to which clock signals CK and CKB, an external command COM, an external address signal ADD, and a data mask signal DM are respectively input, and an external terminal that performs input/output of read data/write data DQ.


As shown in FIG. 2, each memory mat has a memory cell array 20 including a plurality of word fines WL extending in the x direction, a plurality of bit lines BL extending in the y direction, and a plurality of memory cells MC respectively placed at intersections between the word lines WL and the bit lines BL. In an example shown in FIG. 2, the memory cell array 20 is divided into two parts in the x direction and a row decoder 22 that selects a word line WL is placed between the two memory cell arrays 20. Column decoders 24 that respectively select bit lines BL are placed on both ends of the memory cell arrays 20 in the y direction. The memory cells MC are DRAM cells each including a cell transistor and a cell capacitor connected in series. Because the DRAM cells are volatile cells, data stored in the DRAM cells needs to be held by a periodic refresh operation, if accesses are concentrated to the same word line WL, information storage characteristics of memory cells MC coupled to word lines WL adjacent to that word line WL may be decreased. Accordingly the row hammer refresh operation should be performed in addition to the normal refresh operation to prevent loss of information in the memory cells MC coupled to the word lines WL adjacent to the word line WL to which accesses are concentrated.



FIG. 3 is a block diagram indicating a configuration of relevant parts of the control logic circuit 14 shown in FIG. 1. As shown in FIG. 3, the consul logic circuit 14 has an address buffer 31 to which the external address signal ADD is input, and a command decoder 32 to which the external command signal COM is input. The command decoder 32 activates an active signal ACT when the external command signal COM indicates an active command, activates a read/write signal RW when the external command COM indicates a read command or a w rite command, and activates a refresh signal AREF when the external command signal COM indicates a refresh command. The address buffer 31 outputs the external address signal ADD as a row address XADD when the active signal ACT is activated, and outputs the external address signals ADD as a column address YADD when tire read/write signal RW is activated. The row address XADD is used for selection of a word line WL using the row decoder 22 and the column address YADD is used for selection of a bit line BL using the column decoder 24. The external address signal ADD includes also a bank address that designates one of the memory banks BANK0 to BANK7.


The refresh signal AREF is supplied to a state control circuit 33. The state control circuit 33 activates internal signals REF, CBR, and RHR in a predetermined order when the refresh signal AREF is activated. The state control circuit 33 can be configured to receive a temperature signal TEMP set in a mode register 34 and switch the operation mode on the basis of the temperature signal TEMP. The internal signal CBR generated by the state control circuit 33 is a signal for performing a normal refresh operation. The internal signal CBR is supplied to a refresh counter 35. The refresh counter 35 holds an address CBRADD of a word line WL being a target of refresh operation. The value of the address CBRADD held in the refresh counter 35 is incremented or decremented each tune the internal signal CBR is activated. In the present embodiment, upper three bits of the address CBRADD held in the refresh counter 35 are degenerated and therefore there are eight word lines WL corresponding to one address CBRADD. Meanwhile, the internal signal RHR is a signal for performing a row hammer refresh operation. The internal signal RHR is supplied to a row hammer address storing circuit 36. The row hammer address storing circuit 36 stores therein the address of a word line WL being a target of the row hammer refresh operation, or an address related thereto. For example, the address stored in the row hammer address storing circuit 36 may be the address itself of a word line WL to which accesses are concentrated, or may be the address of a word line WL adjacent to the word line WL to which accesses are concentrated. A plurality of addresses (four addresses, for example) are stored in the row hammer address storing circuit 36, and an output address RHRADD is switched each time the internal signal RHR is activated.


The address stored in the row hammer address storing circuit 36 is provided by a sampling circuit 37. The sampling circuit 37 samples the row address XADD at a timing when a sampling signal SAMP generated by an arm sample generator 38 is activated, and overwrites the sampled row address XADD in the row hammer address storing circuit 36. The arm sample generator 38 may activate the sampling signal SAMP at a timing when the active signal ACT has been activated a predetermined number of times. Accordingly, the address of the word line WL to which accesses are concentrated is stored in the row hammer address storing circuit 36.


The internal signals REF, CBR, and RHR, the active signal ACT, and the address signals XADD, CBRADD, and RHRADD generated by the control logic circuit 14 are supplied to the bank row logic circuit 12 allocated to a designated memory bank. As shown in FIG. 4, the bank row logic circuit 12 has a multiplexer 41, a selector 42, and an address decoder 43. The multiplexer 41 receives the respective lower bits of the address signals XADD and RHRADD and the address signal CBRADD and selects one of the respective lower bits of the address signals XADD and RHRADD and the address signal CBRADD as a row address RADD on the basis of the active signal ACT and the internal signals CBR and RHR. That is, the bank row logic circuit 12 selects the lower bits of the address signal XADD as the row address RADD when the active signal ACT is activated, selects the address signal CBRADD as the row address RADD when the internal signal CBR is activated, and selects the lower bits of the address signal RHRADD as the row address RADD when the internal signal RHR is activated. The row address RADD Output from the multiplexer 41 is supplied to the row decoder 22 shown in FIG. 2. The row decoder 22 selects a word line WL indicated by the row address RADD.


Meanwhile, respective upper bits (three bits in the present embodiment) of the address signals XADD and RHRADD are supplied to the selector 42. The selector 42 supplies bit data B0 to B2 being the upper bits of either the address signal XADD or the address signal RHRADD to the address decoder 43 on the basis of the active signal ACT and the internal signal RHR. The address decoder 43 decodes the bit data B0 to B2 to generate a selection signal SEL used for mat selection.


As shown in FIG. 5, the address decoder 43 has an AND gate circuit group 51 that decodes the bit signals E0 to B2 being the upper bits of the address signal XADD or RHRADD, and an OR gate circuit group 52 connected at the subsequent stage of the AND gate circuit group 51. Ones of input nodes of OR gate circuits constituting the OR gate circuit group 52 are respectively supplied with outputs of the corresponding AND gate circuits, and the internal signal REF is input in common to the other input nodes. The internal signal CBR can be used instead of the internal signal REF to be supplied to the OR gate circuit group 52. With this configuration, cluing a period in which the internal signal REF is not activated, that is, at a time of the normal row recess or the row hammer refresh operation, one of selection signals SEL0 to SEL7 is activated on the basis of the bit signals B0 to B2. The selection signals SEL0 to SEL7 correspond to the memory mats MAT0 to MAT7, respectively. Accordingly, at a time of the normal row access or the row hammer refresh operation, one of the memory mats MAT0 to MAT7 is selected and the remaining seven memory mats are in a non-selected state. In contrast thereto, during a period in which the internal signal REF is activated, that is, at a time of the normal refresh operation, the bit signals B0 to B2 are invalidated and the selection signals SEL0 to SEL7 are all activated. Therefore, the eight memory mats MAT0 to MAT7 are all selected at a time of the normal refresh operation.



FIG. 6 is a timing chart for explaining an operation of the semiconductor device 1 according to the present embodiment when a per-bank refresh command REFpb is issued thereto. In the present embodiment, when the per-bank refresh command REFpb is issued from outside, a row active signal is generated twice consecutively in the state control circuit 33 as shown in FIG. 6. The internal signals REF and CBR are activated synchronously with the first activation of the row active signal and the internal signal RHR is activated synchronously with the second activation of the row active signal. Accordingly, the normal refresh operation is performed in response to the first activation of the row active signal and the row hammer refresh operation is performed in response to the second activation of the row active signal. That is, the normal refresh operation and the row hammer refresh operation are performed sequentially in response to one per-bank refresh command REFpb.


As shown in FIG. 7A, for example, when the per-bank refresh command REFpb designates the memory bank BANK0 the memory mats MAT0 to MAT7 of the memory bank BANK0 are all selected in response to the first activation of the row active signal, and eight word lines WL0 to WL7 indicated by the address signal CBRADD input from the refresh counter 35 are selected simultaneously. These word lines WL0 to WL7 belong to the memory mats MAT0 to MAT7, respectively. As shown in FIG. 7B, one word line WLa which is indicated by the address signal RHRADD output from the row hammer address storing circuit 36 among the word lines WL included in the memory bank BANK0 is then selected in response to the second activation of the row active signal. A memory mat (MAT2 in an example shown in FIG. 7B) to which the word line WLa belongs is designated by the bit signals B0 to B2 being the upper bits of the address signal RHRADD. Selection of the word line WLa in the relevant memory mat MAT2 is performed on the basis of the lower bits of the address signal RHRADD.


In the present embodiment, both the normal refresh operation and the row hammer refresh operation are thus performed sequentially in response to one per-bank refresh command REFpb and therefore the number of the normal refresh operations does not decrease. Accordingly, the refresh cycle is not elongated due to the row hammer refresh operation. Furthermore, because the row hammer refresh operation is performed each time the per-bank refresh command RFFpb is issued, the execution frequency of the row hammer refresh operations is also increased. At the time of the row hammer refresh operation, only one word line WL is selected. Accordingly increase in current consumption and noise occurring due to execution of the row hammer refresh operation can be minimized. In the example described above, the normal refresh operation and the row hammer refresh operation are performed in this order in response to the per-bank refresh command REFpb. However, the present invention is not limited thereto. Therefore, the tow hammer refresh operation and the normal refresh operation can be performed in this order in response to the per-bank refresh command REFpb. The length of a word-line selection time (a sensing time in a sense amplifier) at a time when the infernal signal CBR is activated can be longer than the length of a word-line selection time at a time when the internal signal RHR is activated considering that eight word lines are selected at the time of an activation of the internal signal CBR in the example described above and one word line is selected at the time of an activation of the internal signal RHR. This is because, when the internal signal CBR is activated, eight word lines are selected and it is therefore supposed that load is larger than that at a time of selection of one word line and that relatively long time is required. This control can be realized by delaying a timing of a control signal for deactivating the word lines in response to the internal signal CBR, for example, using a delay circuit.


In a semiconductor device 2 according to a second embodiment shown in FIG. 8, the memory mats MAT0 to MAT7 included in each of the memory banks BANK0 to BANK7 are divided into two groups GU and GL and the bank row logic circuit 12 is provided for each of the groups GU and GL. The rest of the fundamental configuration is the same as that of the semiconductor device 1 according to the first embodiment shown in FIG. 1.



FIG. 9 is a timing chart for explaining an operation of the semiconductor device 2 according to the present embodiment when the per-bank refresh command REFpb is issued thereto. In the present embodiment, the internal signals REF, CBR and RHR are allocated to each of the groups GU and GL as shown in FIG. 9. That is, internal signals REFU, CBRU, and RHRU are allocated to the soup GU and internal signals REFL, CBRL, and RHRL are allocated to the group GL.


When the per refresh command REFpb is issued, the row active signal is generated twice consecutively in the state control circuit 33, The internal signals REFU, CBRU, and RHRL are activated synchronously with the first activation of the row active signal, and the internal signals REFL, CBRL, and RHRU are activated synchronously with the second activation of the row active signal. Accordingly, the normal refresh operation is performed to the group GU and the row hammer refresh operation is performed to the group GL in response to the first activation of the row active signal. In response to the second activation of the row active signal, the normal refresh operation is performed to the group GL and the row hammer refresh operation is performed to the group GU.


For example, when the per-bank refresh command REFpb designates the memory bank BANK0, the mats MAT0 to MAT5 of the memory bank BANK0 are all selected in response to the first activation of the row active signal, and the word lines WL0 to WL3 indicated by the address signal CBRADD output from the refresh counter 35 are simultaneously selected and a word line WLa which is indicated by the address, signal RHRADD output from the row hammer address storing circuit 36 is selected from among the word lines WL included in the mats MAT4 to MAT7 as shown in FIG. 10A. A memory mat (MAT5 in an example shown in FIG. 10A) to which the word line WLa belongs is designated by the bit signals B0 to B2 being the upper bits of the address signal RHRADD. As shown in FIG. 10B, the mats MAT4 to MAT7 of the memory bank BANK0 are all selected in response to the second activation of the row active signal, and the word lines WL4 to WL7 indicated by the address signal CBRADD output from the refresh counter 35 are simultaneously selected and a word line WLb indicated by the address signal RHRADD output from the row hammer address storing circuit 36 is selected from among the word lines WL included in the mats MAT0 to MAT3. A memory mat (MAT3 in an example shown in FIG. 10B) to which the word line WLb belongs is designated by the bit signals B0 to B2 being tire upper bits of the address signal RHRADD.


As described above, in the present embodiment, the normal refresh operation of selecting four word lines WL and the row hammer refresh operation of selecting one word line WL are simultaneously performed and the above operations are performed twice consecutively. Therefore, the number of word lines WL selected by one operation is reduced, which can suppress the peak current. Furthermore, because the row hammer refresh operation is performed twice in response to one per-bank refresh command REFpb, the execution frequency of the row hammer refresh operations is doubled as compared to that in the semiconductor device 1 according to the first embodiment.


In a semiconductor device 3 according to a third embodiment shown in FIG. 11 the memory mats MAT0 to MAT7 included in each of the memory banks BANK0 to BANK7 are divided into two groups GU and GL and the bank row logic circuit 12 is provided for each of the groups GU and GL similarly in the semiconductor device 2 according to the second embodiment shown in FIG. 8. The semiconductor device 3 according to the third embodiment is different from the semiconductor device 2 according to the second embodiment shown in FIG. 8 in that the group GU and the group GL are arrayed in the x direction and the row decoder 22 is placed therebetween. The rest of the fundamental configuration is the same as that of the semiconductor device 2 according to the second embodiment shown in FIG. 8.


In the present embodiment, the operation performed when the per-bank refresh command REFpb is issued is the same as the operation explained with reference to FIG. 9. That is, the normal refresh operation is performed to the group GU and the row hammer refresh operation is performed to the group GL in response to the first activation of the row active signal, and the normal refresh operation is performed to the group GL and the row hammer refresh operation is performed to the group GU in response to the second activation of the row active signal.


For example, when the per-bank refresh command REFpb designates the memory bank BANK0, the mats MAT0 to MAT3 of the memory bank BANK0 are all selected in response to the first activation of the row active signal and the word lines WL0 to WL3 indicated by the address signal CBRADD output from the refresh counter 35 are simultaneously selected and a word line WLa indicated by the address signal RHRADD output from the row hammer address storing circuit 36 is selected from among the word lines WL included in the mats MAT4 to MAT7 as shown in FIG. 12A. A memory mat (MAT5 in an example shown in FIG. 12A) to which the word line WLa belongs is designated by the bit signals B0 to B2 being the upper bits of the address signal RHRADD. The mats MAT4 to MAT7 of the memory bank BANK0 are then all selected in response to the second activation of the row active signal and the word lines WL4 to WL7 indicated by the address signal CBRADD output from the refresh counter 35 are simultaneously selected and a word line WLb indicated by the address signal RHRADD output from the row hammer address storing circuit 36 is selected from among the word lines WL included in the mats MAT0 to MAT3 as shown in FIG. 12B. A memory mat (MAT3 in an example shown in FIG. 12B) to which the word line WLb belongs is designated by the bit signals B0 to B2 being the upper bits of the address signal RHRADD.


The operation mode of the refresh operation in response to the per-bank refresh command REFpb can be changed by the temperature signal TEMP shown in FIG. 3. For example, when the temperature signal TEMP indicates a normal temperature stale, the internal signals CBR and RHR are successively activated each time the per-bank refresh command REFpb is issued as shown in FIG. 13A, whereby the normal refresh operation and the row hammer refresh operation are sequentially performed. When the temperature signal TEMP indicates a low temperature state, the internal signals CBR and RHR are successively activated in principle each time the per-bank refresh command REFpb is issued while the internal signal RHR is activated twice consecutively without activating tire internal signal CBR once every predetermined number of the per-bank refresh commands REFpb as shown in FIG. 13B (once every three per-bank refresh commands REFpb in an example shown in FIG. 13B). This increases the frequency of the row hammer refresh operations and therefore a sufficient number of the row hammer refresh operations per unit time is ensured even if the issuance period of the per-bank refresh command REFpb becomes longer due to the low temperature state. On the other hand, when the temperature signal TEMP indicates a high temperature state, the internal signals CBR and RHR are successively activated in principle each time the per-bank refresh command REFpb is issued while the internal signal CBR is activated only once without activating the internal signal RHR once every predetermined number of the per-bank refresh commands REFpb as shown in FIG. 13C (once every three per-bank refresh commands REFpb in an example shown in FIG. 13C). Because the row hammer refresh operation is thus skipped periodically, increase in the current consumption caused by execution of the row hammer refresh operation more than necessary can be suppressed even if the issuance period of the per-bank refresh command REFpb becomes shorter due to the high temperature state.



FIGS. 14A and 14B are timing charts for explaining an operation when an all-bank refresh command REFab is issued from outside. In an example shown in FIG. 14A, when the all-bank refresh command REFab is issued, the normal refresh operation is performed to four word lines WL included in each of the memory banks BANK0 to BANK7 (word lines WL respectively included in the memory mats MAT0 to MAT3, for example) at times t10 to t17, and the normal refresh operation is performed to different four word lines WL included in each of the memory hanks BANK0 to BANK7 (word lines WL respectively included in the memory mats MAT4 to MAT7, for example) at times t20 to t27, respectively. Accordingly, a total of eight word lines WL is refreshed in each of all the memory banks BANK0 to BANK7. In contrast thereto, in an example shown in FIG. 14B, when the all-bank refresh command REFab is issued, the normal refresh operation is performed to eight word lines WL included in each of the memory banks BANK0 to BANK7 (word lines WL respectively included in the memory mats MAT0 to MAT7, for example) at the times t10 to t17, and the row hammer refresh operation is performed to one word line WL included in each of the memory banks BANK0 to BANK7 at the times t15 to t17 and times t33 to t37, respectively. Accordingly, in response to one all-bank refresh command REFab, the row hammer refresh operation for all the memory banks BANK0 to BANK7 can be performed. Besides, the normal refresh operation for the memory bank BANK5 and the row hammer refresh operation for the memory bank BANK0 are simultaneously started, the normal refresh operation for the memory bank BANK6 and the row hammer refresh operation for the memory bank BANK1 are simultaneously started, and the normal refresh operation for the memory bank BANK7 and the row hammer refresh operation for the memory bank BANK2 are simultaneously started. Therefore, a time tRFCab required for a series of operations can be shortened. Furthermore, the maximum number of word lines simultaneously refreshed is suppressed to nine, which minimizes occurrence of noise of a power supply and the like.



FIG. 15 is a timing chart for explaining an operation according to a modification when the all-bank refresh command REFab is issued from outside. In an example shown in FIG. 15, when the all-bank refresh command REFab is issued, the normal refresh operation is performed to eight word lines WL included in each of the memory banks BANK0 to BANK7 at the times t10 to t17 and the row hammer refresh operation is performed to one word line WL included in each of the memory banks BANK0 to BANK7 at the times t10 to t12, t15 to t17, t33, and t34, respectively. Accordingly, similarly to the example shown in FIG. 14B, the row hammer refresh operations for all the memory banks BANK0 to BANK7 can be performed in response to one all-bank refresh command REFab. Besides, the time tRFCab required for a series of operations can be further shortened as compared to the case shown in FIG. 14B because the normal refresh operations for the memory banks BANK0 to BANK2 and BANK5 to BANK7 and the now hammer refresh operations for the memory banks BANK5 to BANK7 and BANK0 BANK2 are simultaneously started, respectively.



FIGS. 16A to 16D are timing charts for explaining an operation according to another modification when the all-bank refresh command REFab is issued from outside. First, when the first all-bank refresh command REFab is issued, the normal refresh operations for the memory banks BANK0 to BANK5 are sequentially performed and the row hammer refresh operation is performed to the memory banks BANK6 and BANK7 twice, respectively; as shown in FIG. 16A. Next, when the second all-bank refresh command REFab is issued, the normal refresh operations for the memory banks BANK6, BANK7, and BANK0 to BANK5 are sequentially performed and the row hammer refresh operation is performed to the memory banks BANK4 and BANK5 twice, respectively, as shown in FIG. 16B. When the third all-bank refresh command REFab is issued, the normal refresh operations for the memory banks BANK4 to BANK7, BANK0, and BANK1 are sequentially performed and the row hammer refresh operation is performed to the memory banks BANK2 and BANK5 twice, respectively, as shown in FIG. 16. When the fourth all-bank refresh command REFab is issued, the normal refresh operations for the memory banks BANK5 to BANK7 are sequentially performed and the row hammer refresh operation is performed to the memory banks BANK0 and BANK1 twice, respectively, as shown in FIG. 16D. Accordingly, when the all-bank refresh command REFab is issued four times in total, the normal refresh operation is performed three times to each of all the memory banks BANK0 to BANK7 and the row hammer refresh operation is performed twice to each of all the memory banks BANK0 to BANK7. This can shorten the time tRFCab required for a series of the operations more than in the example shown in FIG. 15.


The operations shown in FIGS. 16A to 16D can be easily realized using a circuit shown in FIGS. 17 and 18. FIG. 17 shows a circuit for generating timing signals T0 to T5. In an example shown in FIG. 17, a plurality of delay circuits D1 to D5 are cascade connected and a refresh signal AREFab is input to the first delay circuit D1. The refresh signal AREFab is an internal signal activated each time the all-bank refresh command REFab is issued. With this configuration, when the all-bank refresh command REFab is issued, tire delay circuits D1 to D5 are sequentially activated. The timing signals T0 to T5 are supplied to bank control circuits 60 to 67 shown in FIG. 18. Among these bank control circuits, the bank control circuits 60, 62, 64, and 66 corresponding to the memory banks BANK0, BANK2, BANK4, and BANK6 are supplied with the timing signals T0, T2, T4, and T5, and tire bank control circuits 61, 63, 65, and 67 corresponding to the memory banks BANK1, BANK3, BANK5, and BANK7 are supplied with the timing signals T0, T1, T3, and T5. A state signal S is supplied from a 2-bit counter 70 to the bank control circuits 60 to 67 in common. The state signal S is a signal indicating which of the operations shown in FIGS. 16A to 16D is requested by a current all-bank refresh command REFab and is incremented each time the refresh signal AREFab is activated.


The bank control circuits 60 to 67 activate the internal signal CBR or RHR in response to the timing signals T0 to T5. As an example, when the state signal S indicates the operation shown in FIG. 16A, the bank control circuits 60 to 65 activate the internal signal CBR synchronously with the timing signals T0 to T5, respectively, and the bank control circuits 66 and 67 activate the internal signal RHR synchronously with the timing signals T0 and T5. Accordingly, the normal refresh operation is performed in tire memory banks BANK0 to BANK5 synchronously with the times t0 to t5 shown in FIG. 16A, respectively, and the row hammer refresh operation is performed in the memory banks BANK6 and BANK7 synchronously with the times t0 and t5. Similarly, when the state signal S indicates the operation shown in FIG. 16B, the bank control circuits 66, 67, and 60 to 63 activate the internal signal CBR synchronously with the timing signals T0 to T5, respectively and the bank control circuits 64 and 65 activate the internal signal RIM synchronously with the timing signals T0 and T5. Accordingly, the normal refresh operation is performed in the memory banks BANK6, BANK7, and BANK0 to BANK3 synchronously with the times t0 to t5 shown in FIG. 16B, respectively and the row hammer refresh operation is performed in the memory banks BANK4 and BANK5 synchronously with the times t0 and t5.


Although this invention has been disclosed in the context of certain premed embodiments and examples, it will be understood by those skilled in the art that the inventions extend beyond the specifically disclosed embodiments to other alternative embodiments and/or uses of the inventions and obvious modifications and equivalents thereof. In addition, other modifications which are within the scope of this invention will be readily apparent to those of skill in the art based on this disclosure. It is also contemplated that various combination or sub-combination of the specific features and aspects of the embodiments may be made and still fall within the scope of the inventions. It should be understood that various features and aspects of the disclosed embodiments can be combined with or substituted for one another in order to form varying mode of the disclosed invention. Thus, it, is intended that the scope of at least some of the present invention herein disclosed should not be limited by the particular disclosed embodiments described above.

Claims
  • 1. An apparatus comprising: a memory cell array including a plurality of word lines each coupled to a plurality of memory cells; anda control circuit configured to activate first and second internal signals in a time-division manner in response to a first external command,wherein a first number of the plurality of word lines are selected in response to the first internal signal, andwherein a second number of the plurality of word lines are selected in response to the second internal signal, the second number is smaller than the first number.
  • 2. The apparatus of claim 1, further comprising: a first address storing circuit storing an address signal updated in response to the first internal signal;a second address storing circuit storing an address signal updated in response to an access history of the memory cell array; anda row logic circuit configured to select the first number of the plurality of word lines corresponding to the address signal supplied from the first address storing circuit in response to the first internal signal, and to select the second number of the plurality of word lines corresponding to the address signal supplied from the second address storing circuit in response to the second internal signal.
  • 3. The apparatus of claim 2, wherein the memory cell array is divided into a plurality of memory mats,wherein the row logic circuit is configured to simultaneously select the first number of word lines each belonging to a respective one of the plurality of memory mats in response to the first internal signal, andwherein the row logic circuit is configured to select one of the word lines belonging to one of the plurality of memory mats in response to the second internal signal.
  • 4. The apparatus of claim 3, wherein the first number of the plurality of word lines are selected during a first time period,wherein the second number of the plurality of word lines are selected during a second time period, andwherein the first and second time periods do not overlap with each other.
  • 5. The apparatus of claim 4, wherein the second number of another word line of the plurality of word lines corresponding to the address signal supplied from the second address storing circuit is selected in response to the first internal signal during the first time period.
  • 6. The apparatus of claim 4, wherein the first number of other word lines of the plurality of word lines corresponding to the address signal supplied from the first address storing circuit are selected in response to the second internal signal during the second time period.
  • 7. The apparatus of claim 1, wherein when a control signal is in a first state, the control circuit is configured to activate the first and second internal signals in a time-division manner in response to a first occurrence of the first external command, and is configured to activate the second internal signal twice without activating the first internal signal in response to a second occurrence of the first external command.
  • 8. The apparatus of claim 1, wherein when a control signal is in a second state, the control circuit is configured to activate the first and second internal signals in a time-division manner in response to a first occurrence of the first external command, and is configured to activate the first internal signal once without activating the second internal signal in response to a second occurrence of the first external command.
  • 9. The apparatus of claim 1, wherein the first external command is a per-bank refresh command.
  • 10. The apparatus of claim 1, wherein the memory cell array is divided into a plurality of memory banks including first and second memory banks,wherein the control circuit is configured to activate the first and second internal signals in a time-division manner and to activate third and fourth internal signals in a time-division manner in response to a second external command,wherein the first number of the plurality of word lines in the first memory bank are selected in response to the first internal signal,wherein the second number of the plurality of word lines in the first memory bank are selected in response to the second internal signal,wherein the first number of the plurality of word lines in the second memory bank are selected in response to the third internal signal, andwherein the second number of the plurality of word lines in the second memory bank are selected in response to the fourth internal signal.
  • 11. The apparatus of claim 10, wherein the first number of the plurality of word lines in the first memory bank are selected during a first time period,wherein the second number of the plurality of word lines in the first memory bank are selected during a second time period,wherein the first number of the plurality of word lines in the second memory bank are selected during a third time period,wherein the second number of the plurality of word lines in the second memory bank are selected during a fourth time period,wherein the first and second time periods do not overlap with each other, andwherein the third and fourth time periods do not overlap with each other.
  • 12. The apparatus of claim 11, wherein the second and third time periods partially overlap with each other.
  • 13. The apparatus of claim 11, wherein the second and fourth time periods are identical with each other.
  • 14. The apparatus of claim 10, wherein the second external command is an all-bank refresh command.
  • 15. An apparatus comprising: a memory cell array including a plurality of word lines each coupled to a plurality of memory cells; anda control circuit configured to activate a first internal signal in response to a first external command,wherein the memory cell array is divided into first and second groups,wherein a first number of the plurality of word lines in the first group are selected in response to the first internal signal, andwherein a second number of the plurality of word lines in the second group are selected in response to the first internal signal, the second number is smaller than the first number.
  • 16. The apparatus of claim 15, wherein the first number of the plurality, of word lines in the first group and the second number of the plurality of word lines in the second group are simultaneously selected in response to the first internal signal.
  • 17. The apparatus of claim 15, wherein the control circuit is configured to activate a second internal signal after activating the first internal signal in response to the first external command,wherein the first number of the plurality of word lines in the second group are selected in response to the second internal signal, andwherein the second number of the plurality of word lines in the first group are selected in response to the second internal signal.
  • 18. An apparatus comprising: a memory cell array including a plurality of word lines each coupled to a plurality of memory cells;a control circuit configured to activate first and second internal signals in a time-division manner in response to a first external command;a first address storing circuit storing an address signal that is updated in response to the first internal signal;a second address storing circuit storing an address signal that is updated in response to an access history of the memory cell array; anda row logic circuit configured to select one or more word lines corresponding to the address signal supplied from the first address storing circuit in response to the first internal signal, and to select one or more word lines corresponding to the address signal supplied from the second address storing circuit in response to the second internal signal.
  • 19. The apparatus of claim 18, wherein when a control signal is in a first state, the control circuit is configured to activate the first and second internal signals in a time-division manner in response to a first occurrence of the first external command, and is configured to activate the second internal signal twice without activating the first internal signal in response to a second occurrence of the first external command.
  • 20. The apparatus of claim 18, wherein when a control signal is in a second state, the control circuit is configured to activate the first and second internal signals in a time-division manner in response to a first occurrence of the first external command, and is configured to activate the first internal signal once without activating the second internal signal in response to a second occurrence of the first external command.
CROSS REFERENCE TO RELATED APPLICATIONS(S)

This application is a continuation of U.S. application Ser. No. 16/788,657, filed Feb. 12, 2020, which is a continuation of U.S. application Ser. No. 16/208,217 filed Dec. 3, 2015. The aforementioned applications are incorporated herein by reference, in their entirety, for any purpose.

US Referenced Citations (459)
Number Name Date Kind
5299159 Balistreri et al. Mar 1994 A
5654929 Mote, Jr. Aug 1997 A
5699297 Yamazaki et al. Dec 1997 A
5867442 Kim et al. Feb 1999 A
5933377 Hidaka Aug 1999 A
5943283 Wong et al. Aug 1999 A
5956288 Bermingham et al. Sep 1999 A
5959923 Matteson et al. Sep 1999 A
5970507 Kato et al. Oct 1999 A
5999471 Choi Dec 1999 A
6002629 Kim et al. Dec 1999 A
6011734 Pappert Jan 2000 A
6061290 Shirley May 2000 A
6064621 Tanizaki et al. May 2000 A
6212118 Fujita Apr 2001 B1
6306721 Teo et al. Oct 2001 B1
6310806 Higashi et al. Oct 2001 B1
6310814 Hampel et al. Oct 2001 B1
6363024 Fibranz Mar 2002 B1
6392952 Chen et al. May 2002 B1
6424582 Ooishi Jul 2002 B1
6434064 Nagai Aug 2002 B2
6452868 Fister Sep 2002 B1
6515928 Sato et al. Feb 2003 B2
6535950 Funyu et al. Mar 2003 B1
6567340 Nataraj et al. May 2003 B1
6950364 Kim Sep 2005 B2
7002868 Takahashi Feb 2006 B2
7057960 Fiscus et al. Jun 2006 B1
7082070 Hong Jul 2006 B2
7187607 Koshikawa et al. Mar 2007 B2
7203113 Takahashi et al. Apr 2007 B2
7203115 Eto et al. Apr 2007 B2
7209402 Shinozaki et al. Apr 2007 B2
7215588 Lee May 2007 B2
7444577 Best et al. Oct 2008 B2
7551502 Dono et al. Jun 2009 B2
7565479 Best et al. Jul 2009 B2
7692993 Iida et al. Apr 2010 B2
7830742 Han Nov 2010 B2
8174921 Kim et al. May 2012 B2
8400805 Yoko Mar 2013 B2
8572423 Isachar et al. Oct 2013 B1
8625360 Iwamoto et al. Jan 2014 B2
8681578 Narui Mar 2014 B2
8756368 Best et al. Jun 2014 B2
8811100 Ku Aug 2014 B2
8862973 Zimmerman et al. Oct 2014 B2
8938573 Greenfield et al. Jan 2015 B2
9032141 Bains et al. May 2015 B2
9047978 Bell et al. Jun 2015 B2
9076499 Schoenborn et al. Jul 2015 B2
9087602 Youn et al. Jul 2015 B2
9117544 Bains et al. Aug 2015 B2
9123447 Lee et al. Sep 2015 B2
9153294 Kang Oct 2015 B2
9190137 Kim et al. Nov 2015 B2
9190139 Jung et al. Nov 2015 B2
9236110 Bains et al. Jan 2016 B2
9251885 Greenfield et al. Feb 2016 B2
9286964 Halbert et al. Mar 2016 B2
9299400 Bains et al. Mar 2016 B2
9311984 Hong et al. Apr 2016 B1
9311985 Lee et al. Apr 2016 B2
9324398 Jones et al. Apr 2016 B2
9384821 Bains et al. Jul 2016 B2
9390782 Best et al. Jul 2016 B2
9396786 Yoon et al. Jul 2016 B2
9406358 Lee Aug 2016 B1
9412432 Narui et al. Aug 2016 B2
9418723 Chishti et al. Aug 2016 B2
9424907 Fujishiro Aug 2016 B2
9484079 Lee Nov 2016 B2
9514850 Kim Dec 2016 B2
9570143 Lim et al. Feb 2017 B2
9570201 Morgan et al. Feb 2017 B2
9646672 Kim et al. May 2017 B1
9653139 Park May 2017 B1
9672889 Lee et al. Jun 2017 B2
9685240 Park Jun 2017 B1
9691466 Kim Jun 2017 B1
9697913 Mariani et al. Jul 2017 B1
9734887 Tavva Aug 2017 B1
9741409 Jones et al. Aug 2017 B2
9741447 Akamatsu Aug 2017 B2
9747971 Bains et al. Aug 2017 B2
9761297 Tomishima Sep 2017 B1
9786351 Lee Oct 2017 B2
9799391 Wei Oct 2017 B1
9805782 Liou Oct 2017 B1
9805783 Ito et al. Oct 2017 B2
9812185 Fisch et al. Nov 2017 B2
9818469 Kim et al. Nov 2017 B1
9831003 Sohn et al. Nov 2017 B2
9865326 Bains et al. Jan 2018 B2
9865328 Desimone et al. Jan 2018 B1
9922694 Akamatsu Mar 2018 B2
9934143 Bains et al. Apr 2018 B2
9953696 Kim Apr 2018 B2
9978430 Seo et al. May 2018 B2
10020045 Riho Jul 2018 B2
10020046 Uemura Jul 2018 B1
10032501 Ito et al. Jul 2018 B2
10049716 Proebsting Aug 2018 B2
10083737 Bains et al. Sep 2018 B2
10090038 Shin Oct 2018 B2
10134461 Bell et al. Nov 2018 B2
10141042 Richter Nov 2018 B1
10147472 Jones et al. Dec 2018 B2
10153031 Akamatsu Dec 2018 B2
10170174 Ito et al. Jan 2019 B1
10192608 Morgan Jan 2019 B2
10210925 Bains et al. Feb 2019 B2
10297305 Moon et al. May 2019 B1
10297307 Raad et al. May 2019 B1
10339994 Ito et al. Jul 2019 B2
10381327 Ramachandra et al. Aug 2019 B2
10446256 Ong et al. Oct 2019 B2
10468076 He et al. Nov 2019 B1
10490250 Ito et al. Nov 2019 B1
10490251 Wolff Nov 2019 B2
10504577 Alzheimer Dec 2019 B1
10510396 Notani et al. Dec 2019 B1
10572377 Zhang et al. Feb 2020 B1
10573370 Ito et al. Feb 2020 B2
10607679 Nakaoka Mar 2020 B2
10685696 Brown et al. Jun 2020 B2
10699796 Benedict et al. Jun 2020 B2
10790005 He et al. Sep 2020 B1
10825505 Rehmeyer Nov 2020 B2
10832792 Penney et al. Nov 2020 B1
10930335 Bell et al. Feb 2021 B2
10943636 Wu et al. Mar 2021 B1
10950289 Ito et al. Mar 2021 B2
10957377 Noguchi Mar 2021 B2
10964378 Ayyapureddi et al. Mar 2021 B2
10978132 Rehmeyer et al. Apr 2021 B2
11017833 Wu et al. May 2021 B2
11069393 Cowles et al. Jul 2021 B2
11081160 Ito et al. Aug 2021 B2
20010008498 Ooishi Jul 2001 A1
20020026613 Niiro Feb 2002 A1
20020181301 Takahashi et al. Dec 2002 A1
20020191467 Matsumoto et al. Dec 2002 A1
20030026161 Yamaguchi et al. Feb 2003 A1
20030063512 Takahashi et al. Apr 2003 A1
20030067825 Shimano et al. Apr 2003 A1
20030081483 De Paor et al. May 2003 A1
20030123301 Jang et al. Jul 2003 A1
20030161208 Nakashima et al. Aug 2003 A1
20030193829 Morgan et al. Oct 2003 A1
20030231540 Lazar et al. Dec 2003 A1
20040004856 Sakimura et al. Jan 2004 A1
20040008544 Shinozaki et al. Jan 2004 A1
20040022093 Lee Feb 2004 A1
20040024955 Patel Feb 2004 A1
20040114446 Takahashi et al. Jun 2004 A1
20040130959 Kawaguchi Jul 2004 A1
20040184323 Mori et al. Sep 2004 A1
20040218431 Chung et al. Nov 2004 A1
20050002268 Otsuka et al. Jan 2005 A1
20050041502 Perner Feb 2005 A1
20050105362 Choi et al. May 2005 A1
20050108460 David May 2005 A1
20050213408 Shieh Sep 2005 A1
20050243627 Lee et al. Nov 2005 A1
20050265104 Remaklus et al. Dec 2005 A1
20060018174 Park et al. Jan 2006 A1
20060083099 Bae et al. Apr 2006 A1
20060087903 Riho et al. Apr 2006 A1
20060104139 Hur et al. May 2006 A1
20060176744 Stave Aug 2006 A1
20060215474 Hokenmaier Sep 2006 A1
20060233012 Sekiguchi et al. Oct 2006 A1
20060026261 Lee Nov 2006 A1
20060262616 Chen Nov 2006 A1
20060268643 Schreck et al. Nov 2006 A1
20070002651 Lee Jan 2007 A1
20070008799 Dono et al. Jan 2007 A1
20070014175 Min et al. Jan 2007 A1
20070028068 Golding et al. Feb 2007 A1
20070030746 Best et al. Feb 2007 A1
20070033339 Best et al. Feb 2007 A1
20070147154 Lee Jun 2007 A1
20070237016 Miyamoto et al. Oct 2007 A1
20070263442 Cornwell et al. Nov 2007 A1
20070297252 Singh Dec 2007 A1
20080028260 Oyagi et al. Jan 2008 A1
20080031068 Yoo et al. Feb 2008 A1
20080126893 Harrand et al. May 2008 A1
20080130394 Dono et al. Jun 2008 A1
20080181048 Han Jul 2008 A1
20080212386 Riho Sep 2008 A1
20080224742 Pomichter Sep 2008 A1
20080253212 Iida et al. Oct 2008 A1
20080253213 Sato et al. Oct 2008 A1
20080266990 Loeffler Oct 2008 A1
20080270683 Barth et al. Oct 2008 A1
20080306723 De Ambroggi et al. Dec 2008 A1
20080316845 Wang et al. Dec 2008 A1
20090021999 Tanimura et al. Jan 2009 A1
20090052264 Hong et al. Feb 2009 A1
20090059641 Jeddeloh Mar 2009 A1
20090073760 Betser et al. Mar 2009 A1
20090161468 Fujioka Jun 2009 A1
20090168571 Pyo et al. Jul 2009 A1
20090185440 Lee Jul 2009 A1
20090201752 Riho et al. Aug 2009 A1
20090228739 Cohen et al. Sep 2009 A1
20090251971 Futatsuyama Oct 2009 A1
20090296510 Lee et al. Dec 2009 A1
20100005217 Jeddeloh Jan 2010 A1
20100005376 Laberge et al. Jan 2010 A1
20100061153 Yen et al. Mar 2010 A1
20100074042 Fukuda et al. Mar 2010 A1
20100097870 Kim et al. Apr 2010 A1
20100110809 Kobayashi et al. May 2010 A1
20100110810 Kobayashi May 2010 A1
20100124138 Lee et al. May 2010 A1
20100128547 Kagami May 2010 A1
20100131812 Mohammad May 2010 A1
20100141309 Lee Jun 2010 A1
20100157693 Iwai et al. Jun 2010 A1
20100182862 Teramoto Jul 2010 A1
20100182863 Fukiage Jul 2010 A1
20100329069 Ito et al. Dec 2010 A1
20110026290 Noda et al. Feb 2011 A1
20110055495 Remaklus, Jr. et al. Mar 2011 A1
20110069572 Lee et al. Mar 2011 A1
20110122987 Neyer May 2011 A1
20110134715 Norman Jun 2011 A1
20110216614 Hosoe Sep 2011 A1
20110225355 Kajigaya Sep 2011 A1
20110299352 Fujishiro et al. Dec 2011 A1
20110310648 Iwamoto et al. Dec 2011 A1
20120014199 Narui Jan 2012 A1
20120059984 Kang et al. Mar 2012 A1
20120151131 Kilmer et al. Jun 2012 A1
20120155173 Lee et al. Jun 2012 A1
20120155206 Kodama et al. Jun 2012 A1
20120213021 Riho et al. Aug 2012 A1
20120254472 Ware et al. Oct 2012 A1
20120287727 Wang Nov 2012 A1
20120307582 Marumoto et al. Dec 2012 A1
20120327734 Sato Dec 2012 A1
20130003467 Klein Jan 2013 A1
20130003477 Park et al. Jan 2013 A1
20130028034 Fujisawa Jan 2013 A1
20130051157 Park Feb 2013 A1
20130051171 Porter et al. Feb 2013 A1
20130077423 Lee Mar 2013 A1
20130173971 Zimmerman Jul 2013 A1
20130254475 Perego et al. Sep 2013 A1
20130279284 Jeong Oct 2013 A1
20140006700 Schaefer et al. Jan 2014 A1
20140006703 Bains et al. Jan 2014 A1
20140006704 Greenfield et al. Jan 2014 A1
20140013169 Kobla et al. Jan 2014 A1
20140013185 Kobla et al. Jan 2014 A1
20140016422 Kim et al. Jan 2014 A1
20140022858 Chen et al. Jan 2014 A1
20140043888 Chen et al. Feb 2014 A1
20140050004 Mochida Feb 2014 A1
20140078841 Chopra Mar 2014 A1
20140078842 Oh et al. Mar 2014 A1
20140089576 Bains et al. Mar 2014 A1
20140089758 Kwok et al. Mar 2014 A1
20140095780 Bains et al. Apr 2014 A1
20140095786 Moon et al. Apr 2014 A1
20140119091 You et al. May 2014 A1
20140143473 Kim et al. May 2014 A1
20140169114 Oh Jun 2014 A1
20140177370 Halbert et al. Jun 2014 A1
20140181453 Jayasena et al. Jun 2014 A1
20140185403 Lai Jul 2014 A1
20140189228 Greenfield et al. Jul 2014 A1
20140219042 Yu et al. Aug 2014 A1
20140219043 Jones et al. Aug 2014 A1
20140237307 Kobla et al. Aug 2014 A1
20140241099 Seo et al. Aug 2014 A1
20140254298 Dally Sep 2014 A1
20140281206 Crawford et al. Sep 2014 A1
20140281207 Mandava et al. Sep 2014 A1
20140293725 Best et al. Oct 2014 A1
20140321226 Pyeon Oct 2014 A1
20150016203 Sriramagiri et al. Jan 2015 A1
20150049566 Lee et al. Feb 2015 A1
20150049567 Chi Feb 2015 A1
20150055420 Beil et al. Feb 2015 A1
20150078112 Huang Mar 2015 A1
20150089326 Joo et al. Mar 2015 A1
20150092508 Bains Apr 2015 A1
20150109871 Bains et al. Apr 2015 A1
20150134897 Sriramagiri et al. May 2015 A1
20150162064 Oh et al. Jun 2015 A1
20150162067 Kim et al. Jun 2015 A1
20150170728 Jung et al. Jun 2015 A1
20150199126 Jayasena et al. Jul 2015 A1
20150213872 Mazumder et al. Jul 2015 A1
20150243339 Bell et al. Aug 2015 A1
20150255140 Song Sep 2015 A1
20150279442 Hwang Oct 2015 A1
20150294711 Gaither et al. Oct 2015 A1
20150340077 Akamatsu Nov 2015 A1
20150356048 King Dec 2015 A1
20150380073 Joo et al. Dec 2015 A1
20160019949 Jang et al. Jan 2016 A1
20160027498 Ware et al. Jan 2016 A1
20160027531 Jones et al. Jan 2016 A1
20160027532 Kim Jan 2016 A1
20160042782 Narui et al. Feb 2016 A1
20160070483 Yoon et al. Mar 2016 A1
20160078846 Liu et al. Mar 2016 A1
20160078911 Fujiwara et al. Mar 2016 A1
20160086649 Hong et al. Mar 2016 A1
20160093402 Kitagawa et al. Mar 2016 A1
20160125931 Doo et al. May 2016 A1
20160133314 Hwang et al. May 2016 A1
20160155491 Roberts et al. Jun 2016 A1
20160180917 Chishti et al. Jun 2016 A1
20160180921 Jeong Jun 2016 A1
20160196863 Shin et al. Jul 2016 A1
20160202926 Benedict Jul 2016 A1
20160225433 Bains et al. Aug 2016 A1
20160336060 Shin Nov 2016 A1
20160343423 Shido Nov 2016 A1
20170011792 Oh et al. Jan 2017 A1
20170052722 Ware et al. Feb 2017 A1
20170076779 Bains et al. Mar 2017 A1
20170092350 Halbert et al. Mar 2017 A1
20170111792 Correia Fernandes et al. Apr 2017 A1
20170133085 Kim et al. May 2017 A1
20170140807 Sun et al. May 2017 A1
20170140810 Choi et al. May 2017 A1
20170140811 Joo May 2017 A1
20170146598 Kim et al. May 2017 A1
20170148504 Saifuddin et al. May 2017 A1
20170177246 Miller et al. Jun 2017 A1
20170186481 Oh et al. Jun 2017 A1
20170213586 Kang et al. Jul 2017 A1
20170221546 Loh et al. Aug 2017 A1
20170263305 Cho Sep 2017 A1
20170269861 Lu et al. Sep 2017 A1
20170287547 Ito et al. Oct 2017 A1
20170323675 Jones et al. Nov 2017 A1
20170345482 Balakrishnan Nov 2017 A1
20170352404 Lee et al. Dec 2017 A1
20180005690 Morgan et al. Jan 2018 A1
20180025770 Ito et al. Jan 2018 A1
20180025772 Lee et al. Jan 2018 A1
20180025773 Bains et al. Jan 2018 A1
20180033479 Lea et al. Feb 2018 A1
20180047110 Blackman et al. Feb 2018 A1
20180061476 Kim Mar 2018 A1
20180061483 Morgan Mar 2018 A1
20180061485 Joo Mar 2018 A1
20180075927 Jeong et al. Mar 2018 A1
20180082737 Lee Mar 2018 A1
20180096719 Tomishima et al. Apr 2018 A1
20180102776 Chandrasekar et al. Apr 2018 A1
20180107417 Shechter et al. Apr 2018 A1
20180108401 Choi et al. Apr 2018 A1
20180114561 Fisch et al. Apr 2018 A1
20180114565 Lee Apr 2018 A1
20180122454 Lee et al. May 2018 A1
20180130506 Kang et al. May 2018 A1
20180137005 Wu et al. May 2018 A1
20180158504 Akamatsu Jun 2018 A1
20180158507 Bang Jun 2018 A1
20180182445 Lee et al. Jun 2018 A1
20180190340 Kim et al. Jul 2018 A1
20180218767 Wolff Aug 2018 A1
20180226119 Kim et al. Aug 2018 A1
20180233197 Laurent Aug 2018 A1
20180240511 Yoshida et al. Aug 2018 A1
20180247876 Kim et al. Aug 2018 A1
20180254078 We et al. Sep 2018 A1
20180261268 Hyun et al. Sep 2018 A1
20180276150 Eckert et al. Sep 2018 A1
20180285007 Franklin et al. Oct 2018 A1
20180294028 Lee et al. Oct 2018 A1
20180308539 Ito et al. Oct 2018 A1
20180341553 Koudele et al. Nov 2018 A1
20190013059 Akamatsu Jan 2019 A1
20190043558 Suh et al. Feb 2019 A1
20190051344 Bell et al. Feb 2019 A1
20190065087 Li et al. Feb 2019 A1
20190066759 Nale Feb 2019 A1
20190066766 Lee Feb 2019 A1
20190088315 Saenz et al. Mar 2019 A1
20190088316 Inuzuka et al. Mar 2019 A1
20190103147 Jones et al. Apr 2019 A1
20190115069 Lai Apr 2019 A1
20190122723 Ito et al. Apr 2019 A1
20190129651 Wuu et al. May 2019 A1
20190130960 Kim May 2019 A1
20190130961 Bell et al. May 2019 A1
20190147964 Yun et al. May 2019 A1
20190161341 Howe May 2019 A1
20190190341 Beisele et al. Jun 2019 A1
20190196730 Imran Jun 2019 A1
20190198078 Hoang et al. Jun 2019 A1
20190198099 Mirichigni et al. Jun 2019 A1
20190205253 Roberts Jul 2019 A1
20190228810 Jones et al. Jul 2019 A1
20190228815 Morohashi et al. Jul 2019 A1
20190252020 Rios et al. Aug 2019 A1
20190267077 Ito et al. Aug 2019 A1
20190279706 Kim Sep 2019 A1
20190294348 Ware et al. Sep 2019 A1
20190333573 Shin et al. Oct 2019 A1
20190348100 Smith et al. Nov 2019 A1
20190348102 Smith et al. Nov 2019 A1
20190348103 Jeong et al. Nov 2019 A1
20190362774 Kuramori et al. Nov 2019 A1
20190385661 Koo et al. Dec 2019 A1
20190385667 Morohashi et al. Dec 2019 A1
20190385668 Fujioka et al. Dec 2019 A1
20190385670 Notani et al. Dec 2019 A1
20190386557 Wang et al. Dec 2019 A1
20190391760 Miura et al. Dec 2019 A1
20190392886 Cox et al. Dec 2019 A1
20200005857 Ito et al. Jan 2020 A1
20200051616 Cho Feb 2020 A1
20200075086 Hou et al. Mar 2020 A1
20200082873 Wolff Mar 2020 A1
20200126611 Riho et al. Apr 2020 A1
20200135263 Brown et al. Apr 2020 A1
20200143871 Kim et al. May 2020 A1
20200176050 Ito et al. Jun 2020 A1
20200185026 Yun et al. Jun 2020 A1
20200194056 Sakurai et al. Jun 2020 A1
20200202921 Morohashi et al. Jun 2020 A1
20200210278 Rooney et al. Jul 2020 A1
20200211632 Noguchi Jul 2020 A1
20200211633 Okuma Jul 2020 A1
20200211634 Ishikawa et al. Jul 2020 A1
20200219555 Rehmeyer Jul 2020 A1
20200219556 Ishikawa et al. Jul 2020 A1
20200265888 Ito et al. Aug 2020 A1
20200273517 Yamamoto Aug 2020 A1
20200273518 Raad et al. Aug 2020 A1
20200279599 Ware et al. Sep 2020 A1
20200294569 Wu et al. Sep 2020 A1
20200294576 Brown et al. Sep 2020 A1
20200321049 Meier et al. Oct 2020 A1
20200381040 Penney et al. Dec 2020 A1
20200388324 Rehmeyer et al. Dec 2020 A1
20200388325 Cowles et al. Dec 2020 A1
20200395003 Rehmeyer Dec 2020 A1
20210057021 Wu et al. Feb 2021 A1
20210057022 Jenkinson et al. Feb 2021 A1
20210118491 Li et al. Apr 2021 A1
20210166752 Noguchi Jun 2021 A1
20210183433 Jenkinson et al. Jun 2021 A1
20210183435 Meier et al. Jun 2021 A1
20210225431 Rehmeyer et al. Jul 2021 A1
20210304813 Cowles et al. Sep 2021 A1
20210335411 Wu et al. Oct 2021 A1
Foreign Referenced Citations (19)
Number Date Country
101038785 Sep 2007 CN
101067972 Nov 2007 CN
104350546 Feb 2015 CN
106710621 May 2017 CN
107871516 Apr 2018 CN
2005-216429 Aug 2005 JP
2011-258259 Dec 2011 JP
2011-258259 Dec 2011 JP
4911510 Jan 2012 JP
2013-004158 Jan 2013 JP
6281030 Jan 2018 JP
2014120477 Aug 2014 WO
2015030991 Mar 2015 WO
2017171927 Oct 2017 WO
2019222960 Nov 2019 WO
2020010010 Jan 2020 WO
2020117686 Jun 2020 WO
2020247163 Dec 2020 WO
2020247639 Dec 2020 WO
Non-Patent Literature Citations (64)
Entry
International Search Report & Written Opinion dated Mar. 24, 2020 for PCT Application No. PCT/US2019/064028, 11 pages.
U.S. Appl. No. 16/818,981 titled “Apparatuses and Methods for Staggered Timing of Targeted Refresh Operations” filed Mar. 13, 2020, pp. all.
U.S. Appl. No. 16/025,844, titled “Apparatus and Methods for Triggering Row Hammer Address Sampling”, filed Jul. 2, 2018, pp. all.
U.S. Appl. No. 16/783,063, titled “Apparatus and Methods for Triggering Row Hammer Address Sampling”, dated Feb. 5, 2020, pp. all.
U.S. Appl. No. 16/805,197, titled “Apparatuses and Methods for Calculating Row Hammer Refresh Addresses in a Semiconductor Device”, dated Feb. 28, 2020; pp. all.
U.S. Appl. No. 16/232,837, titled “Apparatuses and Methods for Distributed Targeted Refresh Operations”, filed Dec. 26, 2018; pp. all.
U.S. Appl. No. 16/268,818, titled “Apparatuses and Methods for Managing Row Access Counts”, filed Feb. 6, 2019; pp. all.
U.S. Appl. No. 16/286,187 titled “Apparatuses and Methods for Memory Mat Refresh Sequencing” filed Feb. 26, 2019; pp. all.
U.S. Appl. No. 16/886,284 titled “Apparatuses and Methods for Access Based Refresh Timing” filed May 28, 2020, pp. all.
U.S. Appl. No. 16/886,284, titled “Apparatuses and Methods for Access Based Refresh Timing”, dated May 28, 2020, pp. all.
U.S. Appl. No. 16/358,587, titled “Semiconductor Device Having CAM That Stores Address Signals”, dated Mar. 19, 2019, pp. all.
U.S. Appl. No. 16/375,716 titled “Apparatuses and Methods for Staggered Timing of Targeted Refresh Operations” filed Apr. 4, 2019; pp. all.
U.S. Appl. No. 16/546,152 titled “Apparatuses and Methods for Analog Row Access Tracking” filed Aug. 20, 2019, pp. all.
U.S. Appl. No. 16/548,027 titled “Apparatuses, Systems, and Methods for Analog Row Access Rate Determination” filed Aug. 22, 2019, pp. all.
U.S. Appl. No. 16/549,942 titled “Apparatuses and Methods for Lossy Row Access Counting” filed Aug. 23, 2019, pp. all.
U.S. Appl. No. 15/881,256 entitled ‘Apparatuses and Methods for Detecting a Row Hammer Attack With a Bandpass Filter’ filed Jan. 26, 2018, pp. all.
U.S. Appl. No. 16/425,525 titled “Apparatuses and Methods for Tracking All Row Accesses” filed May 29, 2019, pp. all.
U.S. Appl. No. 16/427,105 titled “Apparatuses and Methods for Priority Targeted Refresh Operations” filed May 30, 2019, pp. all.
U.S. Appl. No. 16/427,140 titled “Apparatuses and Methods for Tracking Row Access Counts Between Multiple Register Stacks” filed May 30, 2019, pp. all.
U.S. Appl. No. 16/437,811 titled “Apparatuses, Systems, and Methods for Determining Extremum Numerical Values” filed Jun. 11, 2019, pp. all.
U.S. Appl. No. 16/513,400 titled “Apparatuses and Methods for Tracking Row Accesses” filed Jul. 16, 2019, pp. all.
U.S. Appl. No. 16/537,981 titled “Apparatuses and Methods for Controlling Targeted Refresh Rates” filed Aug. 12, 2019, pp. all.
U.S. Appl. No. 16/655,110 titled “Apparatuses and Methods for Dynamic Targeted Refresh Steals” filed Oct. 16, 2019, pp. all.
U.S. Appl. No. 17/008,396 titled “Apparatuses and Methods for Staggered Timing of Targeted Refresh Operations” filed Aug. 31, 2020, pp. all.
U.S. Appl. No. 15/789,897, entitled “Apparatus and Methods for Refreshing Memory”, filed Oct. 20, 2017; pp. all.
U.S. Appl. No. 15/796,340, entitled: “Apparatus and Methods for Refreshing Memory” filed Oct. 27, 2017; pp. all.
U.S. Appl. No. 16/012,679, titled “Apparatuses and Methods for Multiple Row Hammer Refresh Address Sequences”, filed Jun. 19, 2018, pp. all.
U.S. Appl. No. 16/020,863, titled “Semiconductor Device”, filed Jun. 27, 2018, pp. all.
U.S. Appl. No. 16/112,471 titled “Apparatuses and Methods for Controlling Refresh Operations” filed Aug. 24, 2018, pp. all.
U.S. Appl. No. 16/160,801, titled “Apparatuses and Methods for Selective Row Refreshes” filed Oct. 15, 2018, pp. all.
U.S. Appl. No. 16/176,932, titled “Apparatuses and Methods for Access Based Refresh Timing”, filed Oct. 31, 2018, pp. all.
U.S. Appl. No. 16/230,300, titled “Apparatuses and Methods for Staggered Timing of Targeted Refresh Operations” filed Dec. 21, 2018, pp. all.
U.S. Appl. No. 16/231,327 titled “Apparatuses and Methods for Selective Row Refreshes”, filed Dec. 21, 2018, pp. all.
U.S. Appl. No. 16/237,291, titled “Apparatus and Methods for Refreshing Memory”, filed Dec. 31, 2018, pp. all.
U.S. Appl. No. 16/290,730, titled “Semiconductor Device Performing Row Hammer Refresh Operation”, filed Mar. 1, 2019, pp. all.
U.S. Appl. No. 16/374,623, titled “Semiconductor Device Performing Row Hammer Refresh Operation”, filed Apr. 3, 2019.
U.S. Appl. No. 16/411,573 titled “Apparatuses, Systems, and Methods for a Content Addressable Memory Cell” filed May 14, 2019, pp. all.
U.S. Appl. No. 16/411,698 title “Semiconductor Device” filed May 14, 2019, pp. all.
U.S. Appl. No. 16/427,330 titled “Apparatuses and Methods for Storing Victim Row Data” filed May 30, 2019, pp. all.
U.S. Appl. No. 16/428,625 titled “Apparatuses and Methods for Tracking Victim Rows” filed May 31, 2019, pp. all.
U.S. Appl. No. 16/431,641 titled “Apparatuses and Methods for Controlling Steal Rates” filed Jun. 4, 2019, pp. all.
U.S. Appl. No. 16/549,411 titled “Apparatuses and Methods for Dynamic Refresh Allocation” filed Aug. 23, 2019, pp. all.
U.S. Appl. No. 16/682,606, titled “Apparatuses and Methods for Distributing Row Hammer Refresh Events Across a Memory Device”, filed Nov. 13, 2019, pp. all.
U.S. Appl. No. 15/876,566 entitled ‘Apparatuses and Methods for Calculating Row Hammer Refresh Addresses in a Semiconductor Device’ filed Jan. 22, 2018, pp. all.
U.S. Appl. No. 15/656,084, titled “Apparatuses and Methods for Targeted Refreshing of Memory”, filed Jul. 21, 2017, pp. all.
U.S. Appl. No. 15/715,846, entitled “Semiconductor Device”, filed Sep. 26, 2017, pp. all.
U.S. Appl. No. 15/888,993. entitled “Apparatuses and Methods for Controlling Refresh Operations”, filed Feb. 5, 2018, pp. all.
U.S. Appl. No. 16/190,627 titled “Apparatuses and Methods for Targeted Refreshing of Memory” filed Nov. 14, 2018, pp. all.
U.S. Appl. No. 16/459,520 titled “Apparatuses and Methods for Monitoring Word Line Accesses”, filed Jul. 1, 2019, pp. all.
U.S. Appl. No. 17/030,018, titled “Apparatuses and Methods for Controlling Refresh Operations”, filed Sep. 23, 2020, pp. all.
U.S. Appl. No. 15/281,818, entitled: “Semiconductor Device” filed on Sep. 30, 2016, pp. all.
Kim, et al., “Flipping Bits in MemoryWithout Accessing Them: An Experimental Study of DRAM Disturbance Errors”, IEEE, Jun. 2014, 12 pgs.
U.S. Appl. No. 17/324,621 titled “Apparatuses and Methods for Pure-Time, Self-Adopt Sampling for Row Hammer Refresh Sampling” filed May 19, 2021, pp. all.
U.S. Appl. No. 17/347,957 titled “Apparatuses and Methods for Controlling Steal Rates” filed Jun. 15, 2021, pp. all.
U.S. Appl. No. 16/997,765 titled “Refresh Logic Circuit Layouts Thereof” filed Aug. 19, 2020.
U.S. Appl. No. 17/095,978 titled “Apparatuses and Methods for Controlling Refresh Timing” filed Nov. 12, 2020.
U.S. Appl. No. 17/175,485 titled “Apparatuses and Methods for Distributed Targeted Refresh Operations” filed Feb. 12, 2021.
U.S. Appl. No. 17/186,913 titled “Apparatuses and Methods for Dynamic Refresh Allocation” filed Feb. 26, 2021.
U.S. Appl. No. 17/187,002 titled “Apparatuses and Methods for Staggered Timing of Targeted Refresh Operations” filed Feb. 26, 2021.
U.S. Appl. No. 16/994,338 titled “Apparatuses, Systems, and Methods for Memory Directed Access Pause” filed Aug. 14, 2020, pp. all.
U.S. Appl. No. 16/997,659 titled “Apparatuses, Systems, and Methods for Refresh Modes” filed Aug. 19, 2020; pp. all.
U.S. Appl. No. 17/127,654 titled “Apparatuses and Methods for Row Hammer Based Cache Lockdown” filed Dec. 18, 2020, pp. all.
U.S. Appl. No. 16/432,604 titled “Apparatuses and Methods for Staggered Timing of Skipped Refresh Operations” filed Jun. 5, 2019, pp. all.
U.S. Appl. No. 17/226,975, titled “Apparatuses and Methods for Staggered Timing of Skipped Refresh Operations” filed Apr. 9, 2021, pp. all.
Related Publications (1)
Number Date Country
20200211634 A1 Jul 2020 US
Continuations (2)
Number Date Country
Parent 16788657 Feb 2020 US
Child 16818989 US
Parent 16208217 Dec 2018 US
Child 16788657 US