Claims
- 1. A method of placing a dummy pattern in a semiconductor device that is provided with a first dummy pattern having a relatively large pitch and a second dummy pattern having a relatively small pitch placed in a same layer, whereinplacement of said first dummy pattern and placement of said second dummy pattern are performed in different steps.
- 2. The dummy pattern placing method according to claim 1, whereinsaid first and second dummy patterns are placed in an element isolating region of said semiconductor device, said element isolating region includes a first region in which said first dummy pattern is being placed and a second region in which said second dummy pattern is being placed, and said second dummy pattern is placed in said second region after said first dummy pattern is placed in said first region.
- 3. The dummy pattern placing method according to claim 1, whereinsaid first and second dummy patterns are placed in a region around an interconnection pattern of said semiconductor device, the region around said interconnection pattern includes a first region in which said first dummy pattern is being placed and a second region in which said second dummy pattern is being placed, and said second dummy pattern is placed in said second region after said first dummy pattern is placed in said first region.
- 4. The dummy pattern placing method according to claim 1, whereinsaid first dummy pattern includes a first upper dummy pattern and a first lower dummy pattern, said second dummy pattern includes a second upper dummy pattern and a second lower dummy pattern, and data for placement of said first and second lower dummy patterns are utilized as data for placement of said first and second upper dummy patterns.
- 5. The dummy pattern placing method according to claim 1, whereinsaid first dummy pattern is placed in a first cell region and said second dummy pattern is placed in a second cell region, said first cell region has a pitch that is greater than a pitch of said second cell region, and a ratio of an area in said second cell region being occupied by said second dummy pattern is made greater than a ratio of an area in said first cell region being occupied by said first dummy pattern.
- 6. A dummy pattern placing method, comprising the steps of:dividing a semiconductor chip region into a plurality of mesh regions; determining a second occupy ratio that is defined as a ratio of an area of a dummy pattern placed in said mesh region with respect to a total area of said mesh region, based on a first occupy ratio that is defined as a ratio of an area of an element pattern located in said mesh region with respect to the total area of said mesh region; and placing said dummy pattern in said mesh region to satisfy said second occupy ratio.
- 7. The dummy pattern placing method according to claim 6, whereinsaid step of placing said dummy pattern includes the step of adjusting a size of said dummy pattern such that said dummy pattern occupies an area within said mesh region corresponding to said second occupy ratio.
- 8. The dummy pattern placing method according to claim 6, whereinsaid step of determining the second occupy ratio includes the step of after determining said first occupy ratio for each said mesh region, performing Fourier transform to obtain occupy ratio distribution of said first occupy ratios over said semiconductor chip region, and said step of placing said dummy pattern includes the step of placing said dummy pattern according to said occupy ratio distribution.
- 9. The dummy pattern placing method according to claim 6, whereinsaid step of determining the second occupy ratio includes the step of after determining said first occupy ratio for each said mesh region, calculating an average occupy ratio of said first occupy ratios of a plurality of said mesh regions, and said step of placing said dummy pattern includes the step of placing said dummy pattern according to said average occupy ratio.
- 10. The dummy pattern placing method according to claim 6, wherein said second occupy ratio is made lower as said first occupy ratio is higher.
- 11. The dummy pattern placing method according to claim 6, whereinsaid step of determining the second occupy ratio includes the step of combining said first occupy ratio with an occupy ratio of element pattern in an underlayer of the relevant mesh region to determine said second occupy ratio.
- 12. The dummy pattern placing method according to claim 6, whereinsaid first dummy pattern is placed in a first cell region and said second dummy pattern is placed in a second cell region, said first cell region has a pitch that is greater than a pitch of said second cell region, and a ratio of an area in said second cell region being occupied by said second dummy pattern is made greater than a ratio of an area in said first cell region being occupied by said first dummy pattern.
Priority Claims (2)
Number |
Date |
Country |
Kind |
2000-117629 |
Apr 2000 |
JP |
|
2001-012789 |
Jan 2001 |
JP |
|
Parent Case Info
This application is a divisional of application Ser. No. 09/828,981 filed Apr. 10, 2001, now U.S. Pat. No. 6,563,148 which is a continuation-in-part of U.S. patent application Ser. No. 09/660,398 filed Sep. 12, 2000 now abandoned.
US Referenced Citations (5)
Number |
Name |
Date |
Kind |
5790417 |
Chao et al. |
Aug 1998 |
A |
6099992 |
Motoyama et al. |
Aug 2000 |
A |
6153918 |
Kawashima et al. |
Nov 2000 |
A |
6291870 |
Kawashima et al. |
Sep 2001 |
B1 |
6326309 |
Hatanaka et al. |
Dec 2001 |
B2 |
Foreign Referenced Citations (4)
Number |
Date |
Country |
8-213396 |
Aug 1996 |
JP |
9-181159 |
Jul 1997 |
JP |
9-306996 |
Nov 1997 |
JP |
11-297841 |
Oct 1999 |
JP |
Continuation in Parts (1)
|
Number |
Date |
Country |
Parent |
09/660398 |
Sep 2000 |
US |
Child |
09/828981 |
|
US |