A Novel DRAM Technology Using Dual Spacer and Mechanically Robust Capacitor for 0.12μm DRAM and Beyond, Jaegoo Lee, Jinwoo Lee, Kwanhyeob Koh, Kyuhyun Lee, Changhyun Cho, Gitae Jeong, Hongsik Jeong, Taeyoung Chung and Kinam Kim. Retrieved from the Internet: <www.eurotraining.net/ESSCIRC-2001/essderc-2001/data/62.pdf> on Aug. 14, 2002. |
2.4F2 Memory Cell Technology With Stacked-Surrounding Gate Transistor (S-SGT) DRAM, Tetsuo Endoh, Masahiko Suzuki, Hiroshi Sakuraba, and Fujio Masuoka, IEEE Transactions on Electron Devices, vol. 48, No. 8, Aug. 2001. |