This application is based upon and claims the benefit of priority from Japanese Patent Application No. 2016-051509, filed Mar. 15, 2016, the entire contents of which are incorporated herein by reference.
Embodiments described herein relate generally to a semiconductor device.
In a semiconductor device including at least two kinds of nitride semiconductor layers, when a high voltage is applied between a gate electrode and a drain electrode, electrons of a two dimensional electron gas generated between the nitride semiconductor layers may be trapped at, for example, an interface between the nitride semiconductor layer and the gate insulating film. In such a case, the volume of the two dimensional electron gas decreases in order to keep the charge neutral, and as a result, a current collapse phenomenon can easily occur.
According to one embodiment, a semiconductor device includes a first nitride semiconductor layer, a second nitride semiconductor layer containing aluminum located on the first nitride semiconductor layer, a third nitride semiconductor layer with an aluminum concentration higher than that of the second nitride semiconductor layer located on the second nitride semiconductor layer, a drain electrode and a source electrode located on one of the second nitride semiconductor layer and the third nitride semiconductor layer, and a gate electrode located between the drain electrode and the source electrode.
Hereinafter, an embodiment will be described with reference to the drawings. The embodiment is not to restrict the invention.
The substrate 11 is formed of a silicon substrate. On the substrate 11, a buffer layer 12 is provided. The buffer layer 12 is a lattice relaxing layer for relaxing the mismatch of the lattice constant as between the substrate 11 and the nitride semiconductor layer 13. On the buffer layer 12, the nitride semiconductor layer 13 is provided.
The nitride semiconductor layer 13 contains undoped gallium nitride. On the nitride semiconductor layer 13, the nitride semiconductor layer 14 is provided. The nitride semiconductor layer 14 contains undoped aluminum gallium nitride. The band gap of the nitride semiconductor layer 14 is larger than that of the nitride semiconductor layer 13. On the nitride semiconductor layer 14, the nitride semiconductor layer 15 is provided.
The nitride semiconductor layer 15 contains undoped aluminum gallium nitride. The aluminum concentration of the nitride semiconductor layer 15 is higher than that of the nitride semiconductor layer 14. Further, the thickness t2 of the nitride semiconductor layer 15 is smaller than the thickness t1 of the nitride semiconductor layer 14.
The above mentioned undoped layers are film layers formed without intentionally adding dopant, not a dopant mixed layer without dopant diffused thereinto from the upper layer and the lower layer as a result of thermal treatment or the like after the film formation and/or in the manufacturing process. In other words, the undoped layer is a layer with a dopant concentration of about 1×1016/cm3 and less.
The insulating film 16 is provided on the nitride semiconductor layer 15. The insulating film 16 is formed of, for example, silicon nitride (SiN) and silicon oxide (SiO2).
The gate electrode 17 is provided on the insulating film 16. The gate electrode 17 is formed of an alloy containing, for example, nickel (Ni) and gold (Au). The drain electrode 18 and the source electrode 19 are arranged on the nitride semiconductor layer 15 with the gate electrode 17 interposed therebetween and spaced therefrom. The drain electrode 18 and the source electrode 19 are formed of an alloy containing, for example, titanium (Ti) and aluminum (Al).
In the semiconductor device 1 configured as mentioned above, the nitride semiconductor layer 13 and the nitride semiconductor layer 14 form a heterojunction structure. The heterojunction structure generates a two dimensional electron gas 20 of high mobility at and adjacent to the interface between the nitride semiconductor layer 13 and the nitride semiconductor layer 14. The two dimensional electron gas 20 forms a current path (channel) between the drain electrode 18 and the source electrode 19. The current flowing in the current path is controlled by adjusting the voltage of the gate electrode 17. In short, the semiconductor device 1 works as a high electron mobility transistor (HEMI).
Hereinafter, with reference to
As shown in
Then, as shown in
Then, as shown in
At the end, returning to
According to the semiconductor device 1 of the embodiment as mentioned above, the nitride semiconductor layer 15 is provided between the nitride semiconductor layer 14 and the insulating film 16. Therefore, when a high voltage is applied between the gate electrode 17 and the drain electrode 18, there is a possibility that a high density interface state may be generated between the nitride semiconductor layer 15 and the insulating film 16.
In the semiconductor device 1 according to the embodiment, however, the aluminum concentration of the nitride semiconductor layer 15 is higher than that of the nitride semiconductor layer 14. In short, the band gap of the nitride semiconductor layer 15 is larger than that of the nitride semiconductor layer 14. Therefore, the nitride semiconductor layer 15 works as an electron barrier, and a minimal quantity of the electrons existing in the two dimensional electron gas 20 are trapped at or adjacent to the interface between the nitride semiconductor layer 15 and the insulating film 16.
As the result, even when a high density interface state is generated between the nitride semiconductor layer 15 and the insulating film 16, the quantity of the electrons being trapped can be suppressed. Accordingly, the phenomenon of an increasing the ON resistance caused by a decrease of the two dimensional electron gas 20, or a current collapse phenomenon, are less likely to occur.
Here, when the band gap of the nitride semiconductor layer 15 is excessively larger than that of the nitride semiconductor layer 14, there is a risk of generating the two dimensional gas in the interface between the nitride semiconductor layer 14 and the nitride semiconductor layer 15. When the thickness t2 of the nitride semiconductor layer 15 is larger than the thickness t1 of the nitride semiconductor layer 14, similarly, there is a risk of generating the two dimensional gas in the interface.
Therefore, in the embodiment, the aluminum concentration of the nitride semiconductor layer 15 is set within the range in which the two dimensional gas is not generated in the interface and the thickness t2 of the nitride semiconductor layer 15 is smaller than the thickness t1 of the nitride semiconductor layer 14.
As shown in
Hereinafter, the manufacturing process of the semiconductor device 2 according to this modification example will be described with reference to
As shown in
Then, as shown in
Returning to
According to the semiconductor device 2 in the modification example as described above, the nitride semiconductor layer 15 is formed on the upper surface of the nitride semiconductor layer 14 only in the area facing the bottom surface of the insulating film 16 and between the gate electrode 17 and the drain electrode 18. In short, the nitride semiconductor layer 15 having a high band gap property is formed in the area where current collapse can easily occur.
Accordingly, the nitride semiconductor layer 15 works as the barrier of electrons, similarly to the above mentioned semiconductor device 1; therefore, fewer of the electrons are trapped at the interface between the nitride semiconductor layer 15 and the insulating film 16 from the two dimensional electron gas 20. As the result, the current collapse phenomenon is harder to occur.
As shown in
Hereinafter, the manufacturing process of the semiconductor device 3 according to this modification example will be described with reference to
As shown in
Then, as shown in
Then, as shown in
Also in this modification example, the drain electrode 18 and the source electrode 19 are formed simultaneously, for example, using the vacuum deposition method and the lift-off method. Further, by adding a thermal treatment of about 700° C., the drain electrode 18 and the source electrode 19 can be in ohmic contact with the nitride semiconductor layer 14.
Returning to
According to the semiconductor device 3 in this modification example, the nitride semiconductor layer 15 is formed at least in the area under the end portion 17a of the gate electrode 17 and in the area under the end portion 18a of the drain electrode 18. Electric field intensity is easily concentrated in the end portion 17a of the gate electrode 17 and the end portion 18a of the drain electrode 18. Therefore, the area under the end portion 17a and the area under the end portion 18a are the areas where the trap electrons are easily generated, in short, the current collapse phenomenon easily happens.
Therefore, in this modification example, the first portion 15a having a high band gap property is formed in the area under the end portion 17a and similarly to the first portion 15a, the second portion 15b having a high band gap property is formed in the area under the end portion 18a. As a result, the area of forming the nitride semiconductor layer 15 can be reduced to the minimum required area for avoiding the current collapse phenomenon.
As shown in
Hereinafter, the manufacturing process of the semiconductor device 4 according to the third modification example will be briefly described. Here, a process different from that for forming the above mentioned modification example 2 will be described. In the third modification example, after the nitride semiconductor layer 15 is formed on the whole top surface of the nitride semiconductor layer 14, the portion thereof which would underlie the bottom surface of the gate electrode 17 is removed by dry etching. Thereafter, the insulating film 16 is formed to cover the top surface of the exposed nitride semiconductor layer 14 resulting from the removal of the portion of the nitride semiconductor layer 15 underlying the gate electrode position, and the remaining upper surface of the nitride semiconductor layer 15. Then, similarly to the second modification example, the drain electrode 18 and the source electrode 19 are formed and at the opposed ends, and the gate electrode 17 is formed over the area where the portion of the third nitride semiconductor layer 15 was removed.
In the semiconductor device 4 according to the third modification example, if the nitride semiconductor layer 15 is formed in the area facing the bottom surface of the gate electrode 17, the carrier concentration would increase and the threshold voltage would decrease. In this case, the semiconductor device 4 would be difficult to turn off.
In the third modification example, by restricting the area of forming the nitride semiconductor layer 15 to the area excluding the area facing the bottom surface of the gate electrode 17, a decrease in the threshold voltage is suppressed. Even if restricting the area of forming the nitride semiconductor layer 15, the nitride semiconductor layer 15 is formed at least between the gate electrode 17 and the drain electrode 18. In short, the nitride semiconductor layer 15 is formed in the area where the current collapse easily occurs.
Accordingly, the third modification example can avoid the generation of the current collapse phenomenon while suppressing the influence on the switching property.
While certain embodiments have been described, these embodiments have been presented by way of example only, and are not intended to limit the scope of the inventions. Indeed, the novel embodiments described herein may be embodied in a variety of other forms; furthermore, various omissions, substitutions and changes in the form of the embodiments described herein may be made without departing from the spirit of the inventions. The accompanying claims and their equivalents are intended to cover such forms or modifications as would fall within the scope and spirit of the inventions.
Number | Date | Country | Kind |
---|---|---|---|
2016051509 | Mar 2016 | JP | national |