This application claims priority to Japanese Patent Application No. 2003-429403 filed Dec. 25, 2003 which is hereby expressly incorporated by reference herein in its entirety.
1. Technical Field
The present invention relates to a semiconductor device including a high voltage transistor driven with high voltage. In particular, it relates a semiconductor device including a high voltage transistor of which characteristics and micro-miniaturization are improved.
2. Related Art
A high voltage transistor driven with high voltage needs the sufficient distance between an offset region and a channel stopper region to assure the high voltage proof
However, enlarging the channel region comparing to the source/drain region 152 described above sometime faces insufficient micro-miniaturization of a transistor. On the other hand, if the size of the channel region is equalized to that of the source/drain region 154, withstanding voltage is insufficient even micro-miniaturization is attained. Further, if the distance between the channel stopper region 154 and the channel region is narrowed to reduce a leak current, withstanding voltage is lowered due to insufficient distance between the offset region 150 and the channel stopper region 154. Hence, improvements of a leak current, withstanding voltage and micro-miniaturization are desired in a high voltage transistor.
The present invention is to provide a semiconductor device including a high voltage transistor of which withstanding voltage and micro-miniaturization are improved.
A semiconductor device of the present invention comprises: a gate insulation layer formed on a semiconductor layer; a source and a drain region formed in the semiconductor layer; an offset region composed of a doped layer of which concentration is low comparing to that of the source region and the drain region and surrounds the source region and the drain region; and a channel stopper region formed on the outside of the offset region. The stopper region includes a protrusion such that the distance between the gate insulation layer and the channel stopper region to the long side of the gate insulation layer is narrower than the distance between the offset region and the channel stopper region to the long side of the offset region.
According to the present invention, the channel stopper region includes a protrusion so as to make the distance short between the gate insulation layer and the channel stopper region in a plan view. Namely, it includes a protrusion along the direction which makes the distance narrower between the channel region and the channel stopper region. This results in reducing a leak current. On the other hand, withstanding voltage can be assured in an area between offset region and the channel stopper region due to holding the desired distance. Namely, according to a semiconductor device of the present invention, both withstanding voltage and reducing a leak current can be improved as forming a partial protrusion so as to make only the distance narrower between the channel stopper region and the channel region. Further, a narrow area is formed so as to be partially protruded only in the region in which the distance to the channel stopper region is narrowed. Hence, there is no necessity of changing a semiconductor device as a whole. As the result, it can be provided a semiconductor device in which micro-miniaturization is realized in addition to the above advantage.
Embodiments of the invention will now be described with reference to
According to a semiconductor device of the embodiment, as shown in
The P channel high voltage transistor 100P comprises: a gate insulation layer 60, a gate electrode 70, a side wall insulation layer 72, an offset insulation layer 20, an offset region 50 composed of P-type low density doped region and a source/drain region 52 composed of P-type high density doped region.
The gate insulation layer 60 is formed on an N-type well 30 which will be a channel region. The gate electrode 70 is formed on the gate insulation layer 60. The offset insulation layer 20 is formed both sides of the gate insulation layer 60 under which the offset region 50 composed of P-type low density doped region is formed so as to surround the source/drain region 52.
The sidewall insulation layer 72 is formed to the side face of the gate electrode 70. The P-type high density doped region which will be the source/drain region 50 is formed outside the sidewall insulation layer 72.
A channel stopper region 54 is formed under an element isolation insulation layer 21 that is outside the offset region 50. The channel stopper region 54 is composed of N-type low density doped region.
In addition, as is shown in the sectional view of
According to the semiconductor device of the embodiment, the channel stopper region 54 includes the protrusion 54a toward the long side of the gate insulation layer 60 so as to make the distance narrow between the channel stopper region 54 and the gate isolation layer 60 (channel region) in a plan view. This results in reducing a leak current. On the other hand, withstanding voltage can be assured in the area between the offset region 50 and the channel stopper region 54 due to holding the desired distance. That is, according to the semiconductor device of the embodiment, both withstanding voltage and reducing the leak current can be improved as forming the channel stopper region 54 so as to partially be protruded in a plan view. Further, the semiconductor device includes a planar shape in which a protrusion is formed only in the region in which the distance to the channel stopper region is narrowed. Hence, there is no necessity of changing the semiconductor device as a whole. As the result, it can be provided a semiconductor device in which micro-miniaturization is further realized.
A method of manufacturing a semiconductor device of the embodiment will be explained with reference to
(1) As shown in
Firstly, silicon oxynitride layer and silicon nitride layer playing a role of anti-oxidation film are deposited on the semiconductor substrate 10 in this order by means of a known technique with a CVD method. Then, a mask layer having an opening to a region where the offset insulation layer 20 and the element isolation insulation layer 21 are formed, is formed on the silicon nitride layer. Then, the silicon nitride layer, the silicon oxynitride layer and the semiconductor substrate are etched with the mask layer as a mask so as to form a trench to the semiconductor substrate. Subsequently, the offset insulation layer 20 and the element isolation insulation layer 21 composed of a semi-recessed LOCOS layer are formed by means of selective thermal oxidation method with the silicon nitride layer as anti-oxidation mask. Then, the silicon nitride layer is removed.
(2) Next, as shown in
(3) Next, as shown in
(4) As shown in
In addition, the heat treatment is conducted, if needed, in the above-mentioned processes (3) and (4) may be conducted in the same process, not in individual process.
(5) Next, as shown in
Next, as shown in
(6) Next, as shown in
(7) Next, as shown in
(8) Then, as referred to
The semiconductor device of the embodiment can be manufactured by the above-mentioned processes. The method of manufacturing the semiconductor device of the embodiment is not limited to the above-mentioned manufacturing method. Any methods capable for manufacturing the semiconductor device of the invention are applicable. In addition, the forming of the offset region 50 in the process (3) can be conducted simultaneously with the forming of the channel stopper region of the N-channel transistor fabricated on the same substrate. Likewise, the forming of the channel stopper region 54 in the process (4) can be conducted simultaneously with the forming of the offset region of the N-channel transistor fabricated on the same substrate. In the semiconductor device of the embodiment, the channel stopper region 54 includes the protrusion 54a toward the long side of the gate insulation layer 60 so as to make the distance narrow between the channel stopper region 54 and the gate isolation layer 60 (channel region). This makes it possible to assure the withstanding voltage even if the impurity density in the channel stopper region 54 is lowered. As the result, a semiconductor device having high reliability can be manufactured while reducing the number of processes by forming the channel stopper region and offset region in the same process.
In addition, as an example of the method of manufacturing a semiconductor device of the embodiment, it is exemplified the case where the element isolation insulation layer 21 and the offset insulation layer 20 are formed in the same process. However, they may be processed in individual process, not limited to this. Further, while it is exemplified the case where a semi-recessed LOCOS method is employed as the forming method, a LOCOS method or a STI method may be employed.
Number | Date | Country | Kind |
---|---|---|---|
2003-429403 | Dec 2003 | JP | national |