This application is based upon and claims the benefit of priority from Japanese Patent Application No. 2014-110571, filed May 28, 2014, the entire contents of which are incorporated herein by reference.
Embodiments described herein relate generally to semiconductor devices.
In recent years, the demand for power MOSFET devices has increased rapidly, e.g., in applications such as the switching power supply for mobile communication devices like a notebook PC for which conserving electrical power is highly demanded, while still providing the switching power supply for high current and high voltage applications. To be used in the power management circuit of a mobile communication device, and in the safety circuit of a lithium-ion battery, the power MOSFET needs to be designed to achieve low driving voltage and low on-resistance that enable the direct drive of the switch at the battery voltage, and the reduction of the gate capacitance for curbing the switching loss.
As the technology to realize low on-resistance, a field plate (FP) structure in which a source electrode is embedded in the trench bottom section (without providing an oxide film) may be conceived. However, the FP structure has a problem in that the capacitance between the source and the gate is large, because the source electrode and the gate electrode in the trench are close to each other. This problem is reduced by using a double trench structure that separately provides a trench (source trench) in which the source-potential field plate is embedded, and a trench (gate trench) in which the gate electrode is embedded. However, the double trench structure has a low channel density, and therefore is inferior in on-resistance, as compared to the FP structures.
As described above, the single-trench FP structure has a difficulty in that the capacitance between the source and the gate is large. On the other hand, the double trench structure has the problem of high on-resistance. Embodiments described below provide a semiconductor device with reduced capacitance between the source and the gate, and reduced on-resistance (drift resistance or channel resistance).
According to an embodiment, a semiconductor device, comprises a first semiconductor layer of a first conductivity type, a second semiconductor layer of a second conductivity type on the first semiconductor layer, and a third semiconductor layer of the first conductivity type on the second semiconductor layer. The second semiconductor layer is between the first and third semiconductor layers in a first direction. A first plurality of source trench electrodes (source elements) are each extending along the first direction from the third semiconductor layer into the second semiconductor layer and are spaced from each other along a second direction perpendicular to the first direction. A first gate electrode is extending along the first direction from the third semiconductor layer into the second semiconductor layer and is spaced from the first plurality of source trench electrodes (source elements) in a third direction perpendicular to the first and second directions. The first gate electrode extends continuously (e.g., in a stripe pattern) along the second direction parallel to first plurality of source trench electrodes (source elements). A source electrode is electrically connected to the first plurality of source trench electrodes (source elements). A drain electrode is disposed on the first semiconductor layer such that the first semiconductor layer is between the second semiconductor layer and the drain electrode in the first direction.
In general, according to one embodiment, a semiconductor device includes: a semiconductor substrate of a first conductivity type; a first semiconductor layer of the first conductivity type, formed on the substrate; a second semiconductor layer of a second conductivity type, formed on the first semiconductor layer; a third semiconductor layer of the first conductivity type, formed on the second semiconductor layer; a first trench penetrating the second and third semiconductor layers in a perpendicular direction to a surface of the substrate; a second trench penetrating the second and third semiconductor layers in the perpendicular direction to the surface of the substrate, the second trench being separated from the first trench; a third trench penetrating the second and third semiconductor layers in the perpendicular direction to the surface of the substrate, the third trench being separated from the second trench; a first groove penetrating the second and third semiconductor layers in the perpendicular direction to the surface of the substrate, the first groove being provided in parallel with a direction connecting the first, second and third trenches in a plan view; a first, second and third insulating film formed in the first, second and third trenches, respectively; a first, second and third conductive section formed in the first, second and third trenches, and inside the first, second and third insulating films, respectively; a source electrically connected to the first, second and third conductive sections, and formed on the third semiconductor layer; a fourth insulating film formed in the first groove; a gate formed inside the fourth insulating film; and a drain provided on a back surface side of the substrate.
The semiconductor substrate of the first conductivity type may be a substrate having at least a part of the substrate of the first conductivity type, that is, for example, an appropriately doped portion of the substrate may be formed in or grown on the substrate. Also, the semiconductor substrate of the first conductivity type may be formed integrally with the first semiconductor layer. These semiconductor layers are typically formed by epitaxial growth, but not limited to this. Also, the terms such as parallel and perpendicular are met if the actual product includes a part that substantially meets the term, and allowing for manufacturing tolerances and normal process variations and the like in the production process. Also, a groove has an elongated shape (stripe shape) at least partially in the plan view, as compared to the trench. The trench is not limited to shapes such as a circle and a square in the plan view, but may be any shape.
Also, the above semiconductor device further includes a fourth trench penetrating the second and third semiconductor layers in the perpendicular direction to the surface of the substrate, and a fifth trench penetrating the second and third semiconductor layers in the perpendicular direction to the surface of the substrate, the fifth trench being separated from the fourth trench, wherein a direction connecting the fourth trench and fifth trench in the plan view is in parallel with the first groove, and the first groove is formed between the first, second and third trenches and the fourth and fifth trenches.
Also, in the above semiconductor device, the fourth trench is formed on a perpendicular bisector of the first trench and the second trench in the plan view, and the fifth trench is formed on a perpendicular bisector of the second trench and the third trench in the plan view.
The semiconductor device is satisfactory if a part of the fifth trench is on the perpendicular bisector, and the semiconductor device is not limited to the case where the center of the fifth trench is on the perpendicular bisector of the center of the second trench and the center of the third trench in the plan view.
Also, the electrical connection may be direct or indirect electrical connection.
Also, the above semiconductor device further includes a plurality of sixth trenches located in a dotted pattern separated from each other in the plan view, the sixth trenches penetrating the second and third semiconductor layers in the perpendicular direction to the surface of the substrate, and including an insulating film in the sixth trenches, and a source inside the insulating film, and a plurality of second grooves formed in an striped pattern separated from each other in the plan view, the second grooves penetrating the second and third semiconductor layers in the perpendicular direction to the surface of the substrate, and including an insulating film in the second grooves, and a gate inside the insulating film, wherein a first direction connecting the sixth trenches located between the adjacent second grooves in the plan view is in parallel with the second grooves.
It is desirable that the gate trenches formed in the striped pattern (barred pattern) have a constant pitch, but are not limited to this pattern. Also, the source trenches arranged in the dotted pattern do not necessarily have to be positioned at regularly arrayed lattice points but may be positioned in any arrangement. Also, all source trenches are not necessarily formed and separated in the dotted pattern, but a part (for example, four) of the source trenches may be formed in a separated manner from one another.
Also, in the above semiconductor device, the sixth trenches located between one second groove and an adjacent second groove are formed at different positions in the first direction from the sixth trenches located between the one second groove and an oppositely adjacent second groove, in the plan view. For example, two sixth trenches straddling the groove are formed at positions away from each other in the first direction.
Also, the source electrode in the source trench, and the source electrode formed on the substrate surface may be in direct contact with each other or integral. Also, the source trench may be formed deeper than the gate trench.
Also, In general, according to one embodiment, a semiconductor device includes a semiconductor substrate of a first conductivity type; a fourth semiconductor layer of the first conductivity type, formed on the substrate; a fifth semiconductor layer of the first conductivity type, formed on the first semiconductor layer; a seventh trench penetrating the fifth semiconductor layer in a perpendicular direction to a surface of the substrate; an eighth trench penetrating the fifth semiconductor layer in the perpendicular direction to the surface of the substrate, the eighth trench being separated from the seventh trench; a ninth trench penetrating the fifth semiconductor layer in the perpendicular direction to the surface of the substrate, the ninth trench being separated from the eighth trench; a fourth groove penetrating the fifth semiconductor layer in the perpendicular direction to the surface of the substrate, the fourth groove being provided in parallel with a direction connecting the seventh, eighth and ninth trenches in a plan view; a fourth, fifth and sixth insulating film formed in the seventh, eighth and ninth trenches, respectively; a fourth, fifth and sixth conductive section formed in the seventh, eighth and ninth trenches, and inside the fourth, fifth and sixth insulating films, respectively; a source electrically connected to the fourth, fifth and sixth conductive sections, and formed on the fifth semiconductor layer; a seventh insulating film formed in the fourth groove; a gate formed in the fourth groove, and inside the seventh insulating film; and a drain provided on a back surface side of the substrate. In the device, a dopant concentration of the fifth semiconductor layer is higher than a dopant concentration of the fourth semiconductor layer, and regions between the seventh, eighth, and ninth trenches and the fourth groove in the fourth semiconductor layer are depleted, respectively.
According to this structure, by providing the depletion region, the region of the second conductivity type need not be provided as the base. However, it is desirable that the gap between the trench and the gate is narrow (for example, equal to or less than 100 nm) for the purpose of depletion region formation.
In the following, a semiconductor device according to an embodiment will be described with reference to the drawings. In the following description, the first conductivity type is n type, and the second conductivity type is p type, but they may be reversed. Also, n+ means a higher dopant concentration than n, and n means a higher dopant concentration than n−. The same notation convention is applicable to p type concentrations.
As illustrated in
As illustrated in
Further, as illustrated in
Also, a drain electrode 28 is formed on the back surface of the semiconductor substrate 20. The dopant concentration of the semiconductor substrate 20 is set within a range from about 5.0e19 to about 1.0e20 (cm−3) for example, and the dopant concentration of the drift layer 22 is set at about 1.75e17 (cm−3) as one example, and the dopant concentration of the source region is set at about 1.0e19 (cm−3) for example.
The deepest section of the gate trench 12 and the deepest section of the source trench 16 are each positioned in the drift layer 22. That is, the respective trenches extend into the drift layer 22 from the upper surface of the substrate 20 (or source layer 26 formed thereon). To raise the breakdown voltage, it is desirable that the source trench 16 be deeper (extend further into the drift layer 22) than the gate trench 12, and that the gate trench 12 have a depth of about 1 μm, and the source trench 16 have a depth of 4 μm (with reference to the boundary between the source electrode 28 and the electrode 18 or boundary between source region 26 and source electrode 28). Also, in general, the film thickness of the insulating film 16a of the source trench should be thicker than the film thickness of the gate insulating film 12a of the gate trench 12, and in a particular embodiment the insulating film 16a has a thickness of 300 nm, and the gate insulating film 12a has a thickness of 50 nm. The insulating film 16a and the gate insulating film 12a may be, for example, oxide films.
The double trench semiconductor device 40 of a comparative example is illustrated in
The source trench 46 of the semiconductor device 40 in a comparative example and the source electrode 46 formed inside the source trench 46 and are different from the semiconductor device 10 in that the source trenches 46 are formed in the striped pattern in the same way as the gate trenches 42 and the gate electrodes 44 rather than an arrangement of dots or spaced portions along the vertical (top-bottom page of
In the case of the semiconductor device 10, since the bottom surface of the source electrode 28 and the top surface of the source electrode 18 are in direct contact with each other, and the source trenches 16 (and the source electrode 18 within source trenches 16) are arranged in the dotted pattern in the plan view, the drift region portion between the source trenches 16 (for example, the region Z in
Specifically, if the breakdown voltage is increased (for example, to 100 V), the influence of the drift resistance becomes larger than the channel resistance among the on-resistance, and therefore the advantage of the structure of the present embodiment is utilized more. Further, since the source trench groups 16X and the adjacent source trench group 16Y are positioned a half pitch away from each other in the vertical direction on the sheet in
Also, the shape of the source trench is not necessarily rectangular in the plan view, but may be rounded or circular for example. By providing a plurality of the source trenches in a separated manner between the adjacent gates of the striped pattern, the region between the source trenches may be used as the active region. However, for the purpose of securing the active region, it is desired that the width of the source trench in the vertical direction (up-down page direction of
Also, in the semiconductor device according to the present embodiment, the source trench groups 16X and 16Y are positioned a half pitch away from each other, but the effect of making the above active region available is exerted even when the source trench groups 16X and 16Y are not positioned away from each other. Also, as described above, it is more preferred that the bottom surface of the source electrode 28 and the top surface of the source electrode 18 be in direct contact with each other, but a different embedded source electrode structure may be employed and electrical contact between elements may be made indirectly.
The gate trench and the source trench in the semiconductor device 10 need not cover the structure over all region of the device, but may cover only least a part of the region rather than fully covering the entire device.
As described above, in the semiconductor device 10 according to the present embodiment, the volume of the source trench, which is an inactive region, decreases, and the active area ratio per unit area thus increases. Accordingly, the breakdown voltage is maintained, while the on-resistance is reduced.
With reference to
In the present variant example, a single source trench 76 is formed in the region surrounded within an enclosed (rectangular) section (region 86) formed by the gate trench 72, but this is not a limitation, and a plurality of source trenches 76 may be provided within the enclosed section(s) (region(s) 86) formed by the gate trench 72. Also, various alterations and modifications described in conjunction with the first embodiment may be further employed in the modified example. According to the semiconductor device 70 like this, the channel region is increased, and therefore the on-resistance is reduced.
Although the semiconductor devices using the silicon substrate are illustrated in the above embodiments (including the variant example), these embodiments and examples may be applied to a semiconductor device using a SiC substrate or other semiconductor substrates.
Also, in the above embodiment (including the variant example), the n type drift layer 22 is formed on the n type semiconductor substrate 20 by the epitaxial growth, and in addition the p type base layer 24 and the n type source region 26 are formed by ion implantation or the like, but this is not a limitation. For example, if the interval between the gate trenches 12 and the source trenches 16 is set at 100 nm or less, and the difference between the work function of the material (for example, silicon) of the drift layer and the work function of the gate electrode is set at the threshold voltage of the MOSFET or more, the region between the gate trenches 12 and the source trenches 16 is completely depleted or partially depleted. Thereby, the n+ type source region may be provided directly on the n− type layer, without providing the p type layer therebetween. If the p type base layer is located between the trenches, the concentration of the p type base layer should be increased to obtain the necessary threshold voltage, thereby preventing the reduction of the channel resistance in proportion to the downsizing of the interval of the trenches. If the p type base layer is not required to be formed in the channel section, the channel resistance may be reduced in proportion to the shortening of interval of the trenches. Also, with regard to the drift resistance, by employing the source trenches arranged in the dotted pattern, the reduction of the drift resistance is achieved as well.
While certain embodiments have been described, these embodiments have been presented by way of example only, and are not intended to limit the scope of the inventions. Indeed, the novel embodiments described herein may be embodied in a variety of other forms; furthermore, various omissions, substitutions and changes in the form of the embodiments described herein may be made without departing from the spirit of the inventions. The accompanying claims and their equivalents are intended to cover such forms or modifications as would fall within the scope and spirit of the inventions.
Number | Date | Country | Kind |
---|---|---|---|
2014-110571 | May 2014 | JP | national |