Claims
- 1. In a semiconductor device in which at least one well region is formed in a surface region of a semiconductor substrate, extending to the surface of the substrate, a semiconductor element is formed in the at least one well region, and the impurity concentration profile in the at least one well region has a shape, in the direction of increasing depth from the surface of the well region, of a valley, the improvement wherein said device includes a plurality of well regions in the semiconductor substrate, at least one of said plurality of well regions being of opposite conductivity type to that of the remainder of the plurality of well regions, with said plurality of well regions having said impurity concentration profile, and with a plurality of semiconductor elements being formed respectively in the well region of opposite conductivity type and in the remainder of the plurality of well regions; wherein said plurality of semiconductor elements include at least one bipolar transistor and at least two MOSFETs, the MOSFETs being formed respectively in the at least one well region of opposite conductivity type and in at least one of the remainder of the plurality of well regions, whereby a CMOS structure is formed; wherein the concentration at a minimum point of said profile is greater than 5 .times. 10.sup.14 cm-3 but is smaller than 5 .times. 10.sup.15 cm.sup.-3 ; and wherein the position of the minimum point is within 1.6 .mu.m from the surface of the semiconductor substrate.
- 2. A semiconductor device according to claim 1, wherein the concentration at said minimum point is greater than 1 .times. 10.sup.15 cm.sup.-3 but is smaller than 5 .times. 10.sup.15 cm.sup.-3.
- 3. A semiconductor substrate having at least one well region formed in a surface region of said substrate, the at least one well region extending to the surface of the substrate, the at least one well region being adapted to have semiconductor elements formed therein, the at least one well region having an impurity concentration profile, in the direction of increasing distance from the surface thereof, in the shape of a valley, the concentration at a minimum point of said profile being greater than 5 .times. 10.sup.14 cm.sup.-3 but smaller than 5 .times. 1-.sup.15 cm.sup.-3, and the position of said minimum point being within 1.6 .mu.m from the surface of the semiconductor substrate.
Priority Claims (1)
Number |
Date |
Country |
Kind |
60-267170 |
Nov 1985 |
JPX |
|
Parent Case Info
This application is a continuation application of application Ser. No. 06/936,610, filed Dec. 1, 1986, now abandoned.
US Referenced Citations (3)
Non-Patent Literature Citations (1)
Entry |
J. Borland et al., "Advanced CMOS Epitaxial Processing for Latch-Up Hardening and Improved Epilayer Quality", Solid-State Technology, Aug. 1984, pp. 123-131. |
Continuations (1)
|
Number |
Date |
Country |
Parent |
936610 |
Dec 1986 |
|