Claims
- 1. A semiconductor memory device comprising:
- a semiconductor substrate having a main surface;
- a plurality of memory cells formed on said main surface, said memory cells being arranged in a row direction and a column direction so as to form a memory cell matrix which comprises a plurality of memory rows and a plurality of memory columns;
- means responsive to address signals for selecting at least one memory cell from among a plurality of said memory cells in accordance with the address signals, said selecting means including row selecting means for selecting one memory row from among a plurality of said memory rows, and column selecting means for selecting at least one memory column from among a plurality of said memory columns, wherein said at least one memory cell to be selected corresponds to a memory cell arranged at a portion where said one memory row and said one memory column intersect, wherein said row selecting means is coupled to a plurality of word lines and brings one of said word lines into a selected state to select one memory row, and wherein said row selecting means further includes a plurality of gate circuits, each having a collector-grounded bipolar transistor whose emitter region is coupled to a corresponding word line, formed on said main surface; and
- a source line for supplying an operating voltage to said gate circuits.
- wherein said collector-grounded bipolar transistors of said gate circuits have a common collector region, wherein each of said collector-grounded bipolar transistors includes a base and an emitter region formed in each base region, and wherein said source line is coupled to a contact portion of said common collector region which is disposed between said base regions of said collector-grounded bipolar transistors.
- 2. A semiconductor memory device according to claim 1, wherein said gate circuits include a plurality of word driver circuits, and wherein each word driver circuit includes an output stage including one or more of said collector-grounded bipolar transistors.
- 3. A semiconductor memory device according to claim 2, wherein said collector-grounded bipolar transistors operate to charge a load capacity of a corresponding word line.
- 4. A semiconductor memory device according to claim 2, wherein each of said word driver circuits includes a CMOS circuit having an input and an output, and wherein said base regions of said collector-grounded bipolar transistors are coupled to said outputs of said CMOS circuits, respectively.
- 5. A semiconductor memory device according to claim 1, wherein each of said plurality of memory cells includes a plurality of resistance elements and a plurality of MOS elements.
- 6. A semiconductor memory device according to claim 4, wherein said resistance elements and said MOS elements in each of said memory cells are arranged to form a static memory cell.
Priority Claims (1)
Number |
Date |
Country |
Kind |
60-58325 |
Mar 1985 |
JPX |
|
Parent Case Info
This is a continuation of application Ser. No. 044,202, filed Apr. 30, 1987, now U.S. Pat. No. 4,868,626 which is a divisional of application Ser. No. 843,614, filed Mar. 25, 1986, now U.S. Pat. No. 4,672,416.
US Referenced Citations (2)
Number |
Name |
Date |
Kind |
4672416 |
Nakazato et al. |
Jun 1987 |
|
4868626 |
Nakazato et al. |
Sep 1989 |
|
Divisions (1)
|
Number |
Date |
Country |
Parent |
843614 |
Mar 1986 |
|
Continuations (1)
|
Number |
Date |
Country |
Parent |
44202 |
Apr 1987 |
|