Claims
- 1. A method of forming a field effect device comprising the steps of:
- (a) forming a pair of spaced insulating members on the surface of a semiconductor;
- (b) forming a masking layer over a region of the surface of the semiconductor between the pair of spaced insulating members;
- (c) introducing particles to establish source and drain contact regions through portions of the surface of the semiconductor exposed by the masking layer;
- (d) removing the masking layer;
- (e) forming a gate electrode over the region between the pair of spaced insulating members.
- 2. The method recited in claim 1 wherein the semiconductor is silicon and the spaced insulating members are a compound of silicon.
- 3. A method of forming a field effect device comprising the steps of:
- (a) forming a pair of spaced insulating members on the surface of a semiconductor;
- (b) implanting particles through the members and into the regions of the semiconductor under the pair of spaced insulating members to electrically connect source and drain regions of the device to a gate region disposed under a region of the surface of the semiconductor between the pair of spaced insulating members; and
- (c) forming a gate electrode between the pair of spaced insulating members.
- 4. A method of forming a field effect transistor having a layer of semiconductor material formed on a surface of a substrate of insulating material with source and drain contact regions formed in upper surface portions of the semiconductor layer and a gate electrode disposed over a portion of such upper surface of the semiconductor layer between the source and drain contact regions comprising the step of forming a doped region buried within a portion of the semiconductor layer disposed beneath, spaced from, aligned with, and electrically connected to the gate electrode.
- 5. A method of forming a field effect transistor having a layer of semiconductor material with source and drain contact regions formed in upper surface portions of the semiconductor layer and a gate electrode disposed over such upper surface of the semiconductor layer between the source and drain contact regions, such semiconductor layer being formed on an insulating substrate, comprising the steps of:
- (a) forming a doped region buried within a portion of the semiconductor layer disposed beneath, spaced from, and aligned with, the gate electrode; and
- (b) electrically connecting the buried doped region and the gate electrode forming a conductive channel in the portion of the semiconductor between the portion of the upper surface of the semiconductor layer between the source and drain regions and the buried doped layer.
Parent Case Info
This application is a continuation of application Ser. No. 126,787, filed Mar. 3, 1980.
US Referenced Citations (6)
Foreign Referenced Citations (17)
Number |
Date |
Country |
1060731 |
Mar 1967 |
GBX |
1155578 |
Jun 1969 |
GBX |
1246208 |
Sep 1971 |
GBX |
1289740 |
Sep 1972 |
GBX |
1289786 |
Sep 1972 |
GBX |
1327597 |
Aug 1973 |
GBX |
1355806 |
Jun 1974 |
GBX |
1435589 |
May 1976 |
GBX |
1465244 |
Feb 1977 |
GBX |
1480412 |
Jul 1977 |
GBX |
1507091 |
Apr 1978 |
GBX |
2005073A |
Apr 1979 |
GBX |
2026240A |
Jan 1980 |
GBX |
2052155A |
Jan 1981 |
GBX |
2052155B |
Apr 1983 |
GBX |
2052858B |
Jul 1983 |
GBX |
2063561B |
Oct 1983 |
GBX |
Continuations (1)
|
Number |
Date |
Country |
Parent |
126787 |
Mar 1980 |
|