M. Nandakumar, et al., "A Device Design Study of 0.25.mu.m Gate Length CMOS for 1V Low Power Applications", pp. 1-2. |
Lisa T. Su, et al., "Tradeoffs of Current Drive vs. Short-Channel Effect in Deep-Submicrometer Bulk and SOI MOSFETs", 1994 IEEE, pp. 27.2.1-27.2.4. |
M. Rodder, et al., "Design Process Dependence of 0.25.mu.m Gate Length CMOS for Imporved Performance and Reliability", 1994 IEEE, pp. 4.2.1-4.2.3. |
Ghavam G. Shahidi, et al., "A Room Temperature 0.1 .mu.m CMOS on SOI", 1994 IEEE, pp. 2405-2411. |
D. Hisamoto, et al., High-Performance Sub 0.1-.mu.m CMOS with Low-Resistance T-Shaped Gates Fabricated by Selective CVD-W, 1995 Symposium on VLSI Technology Digest of Technical Papers, pp. 115-116. |
G.G. Shahidi, et al. "Indium Channel Implant for Improved Short-Channel Behavior of Submicrometer NMOSFET's", 1993 IEEE, vol. 14, No. 8 Aug. pp. 409-411. |
D.M. Boulin, et al. "A Symmetric 0.25.mu.m CMOS Technology for Low-Power, High-Performance ASCIC Applications Using 248nm DUV Lithography", 1995 Symposium on VLSI Technology Digest of Technical Papers, pp. 65-66. |
Junji Koga, et al., "A Comprehensive Study of MOSFET Electron Mobility in Both Weak and Strong Inversion Regimes", IEDM94, pp. 18.6.1-18.6.4. |
Y. Mii, et al., "An Ultra-Low Power 0.1 .mu.m CMOS", 1994 Symposium on VLSI Technology Digest of Technical Papers, pp. 9-10. |
Takeski Andoh, et al., "Design Methodology for Low-Voltage MOSFETs", 1994 IEEE, pp. 4.4.1-4.4.4. |
M. Rodder, et al., "Oxide Thickness Dependence of Inverter Delay and Device Reliability for 0.25 .mu.m CMOS Technology", IEEE, pp. 36.1.1-36.1.4. |