Claims
- 1. A gate-controlled high-power capability bipolar semiconductor device with minority carrier injection, comprising:
- an anode side and a cathode side opposite said anode side;
- a semiconductor substrate with a surface oriented in a first predetermined crystal direction on the cathode side;
- in the semiconductor substrate a p-doped anode region on the anode side and a plurality of n-doped cathode regions arranged on the tops of strip-shaped cathode fingers on the cathode side;
- a control zone which acts as a gate and which includes the plurality of strip-shaped cathode fingers and gate trenches provided on said surface, wherein said cathode fingers are separated from each other by said gate trenches arranged between the cathode fingers and extending into the substrate;
- metallic cathode contacts contacting the cathode regions;
- gate contacts provided in the gate trenches for controlling the device;
- said gate trenches being narrow deep slots which are limited in their extent to the region of the control zone with the surface of the substrate outside the control zone being retained, so that except for the gate trenches the surface of the substrate is substantially planar;
- said gate trenches essentially extending along a second predetermined crystal direction and have long vertical side walls in the second crystal direction and short inclined side walls at the trench ends such that at the end the gate trenches rise obliquely upwards from a flat trench bottom to the surface of the substrate; and
- said gate contacts not only covering the bottom but also the inclined side walls at the trench ends providing the contact for controlling the device.
- 2. A semiconductor device as claimed in claim 1, wherein: said first and second predetermined crystal directions are (110) and (111), respectively.
- 3. A gate-controlled high-power capability bipolar semiconductor device with minority carrier injection, comprising:
- an anode side and a cathode side opposite said anode side;
- a semiconductor substrate with a surface oriented in a first predetermined crystal direction on the cathode side;
- in the semiconductor substrate a p-doped anode region on the anode side and a plurality of n-doped cathode regions arranged on the tops of strip-shaped cathode fingers on the cathode side;
- a control zone which acts as a gate and which includes the plurality of strip-shaped cathode fingers and gate trenches provided on said surface, wherein said cathode fingers are separated from each other by said gate trenches arranged between the cathode fingers and extending into the substrate;
- metallic cathode contacts contacting the cathode regions;
- gate contacts provided in the gate trenches for controlling the device;
- said gate trenches being narrow deep slots which are limited in their extent to the region of the control zone with the surface of the substrate outside the control zone being retained, so that except for the gate trenches the surface of the substrate is substantially planar;
- said gate trenches essentially extending along a second predetermined crystal direction and have long vertical side walls in the second crystal direction and short inclined side walls at the trench ends such that at the ends the gate trenches rise obliquely upwards from a flat trench bottom to the surface of the substrate; and
- said gate contacts not only covering the bottoms but also the inclined side walls at the trench ends providing the contact for controlling the device;
- p-doped gate regions extending around the gate trenches; and
- a p-doped edge layer provided at said surface as edge termination of the control zone.
- 4. A semiconductor device as claimed in claim 3, comprising:
- said p-doped edge layer having the same depth as the p-doped gate regions inserted into the bottoms of the gate trenches, wherein in each case the depth is measured with respect to the retained surface; and
- said p-doped edge layer having a concentration that is higher than that of the p-type gate regions.
- 5. A semiconductor device as claimed in claim 4, further comprising:
- a high voltage termination separated from said control zone by said p-doped edge layer and having a doping concentration less than that of said p-doped edge layer.
- 6. A semiconductor device as claimed in claim 3, wherein:
- the substrate contains an n-doped channel layer forming PN junctions with the p-doped gate regions.
- 7. A semiconductor device as claimed in claim 3, wherein:
- the substrate contains a p-doped p base layer between the gate trenches.
- 8. A semiconductor device as claimed in claim 3, wherein:
- only the inclined side walls, and not the vertical walls of the gate trenches are covered with the gate contacts.
- 9. A semiconductor device as claimed in claim 3, wherein: said first and second predetermined crystal directions are (110) and (111), respectively.
Priority Claims (1)
Number |
Date |
Country |
Kind |
1775/86-1 |
Apr 1986 |
CHX |
|
Parent Case Info
This application is a Continuation-in-Part of application Ser. No. 07/320,919, filed on Mar. 8, 1989, now abandoned, which is a continuation of application Ser. No. 07/033,805, filed on Apr. 3, 1987, which was previously abandoned.
US Referenced Citations (12)
Foreign Referenced Citations (8)
Number |
Date |
Country |
121068 |
Oct 1984 |
EPX |
178387 |
Apr 1986 |
EPX |
0303046 |
Feb 1989 |
EPX |
55-91879 |
Jul 1980 |
JPX |
55-134959 |
Oct 1980 |
JPX |
56-46563 |
Apr 1981 |
JPX |
2013030 |
Aug 1979 |
GBX |
2071912 |
Sep 1981 |
GBX |
Non-Patent Literature Citations (1)
Entry |
D. Kendall, "On Etching Very Narrow Grooves in Silicon", Apply, Phys. Lett., vol. 26 #4, Feb. 15, 1975, pp. 195-197. |
Continuations (1)
|
Number |
Date |
Country |
Parent |
033805 |
Apr 1987 |
|
Continuation in Parts (1)
|
Number |
Date |
Country |
Parent |
320919 |
Mar 1989 |
|