Claims
- 1. A non-volatile memory system comprising:a non-volatile memory device; and a control circuit, wherein said non-volatile memory device comprises a plurality of non-volatile memory cells and is capable of receiving a first programming command and a second programming command, wherein each of said plurality of non-volatile memory cells has a threshold voltage within one of a plurality of threshold voltage distributions determined according to data, wherein said non-volatile memory device controls a first programming operation when receiving said first programming command so that, during said first programming operation, said threshold voltage of non-volatile memory cell is set in a first width of threshold voltage distribution according to first data, wherein said non-volatile memory device controls a second programming operation when receiving said second programming command so that, during said second programming operation, said threshold voltage of non-volatile memory cell is set in a second width of threshold voltage distribution according to said first data, and wherein said control circuit issues said first programming command corresponding to occurrence of a first event and issues said second programming command corresponding to occurrence of a second event.
- 2. A non-volatile memory system according to claim 1, wherein said first width of threshold voltage distribution is wider than said second width of threshold voltage distribution.
- 3. A non-volatile memory system comprising:a non-volatile memory device; and a control circuit, wherein said non-volatile memory device comprises a plurality of non-volatile memory cells and is capable of receiving a first programming command and a second programming command, wherein each of said plurality of non-volatile memory cells has a threshold voltage within one of a plurality of threshold voltage distributions determined according to data, wherein said non-volatile memory device controls a first programming operation when receiving said first programming command so that, during said first programming operation, said threshold voltage of non-volatile memory cells is set threshold voltage within one of two threshold voltage distribution, wherein said non-volatile memory device controls a second programming operation when receiving said second programming command so that, during said second programming operation, said threshold voltage of non-volatile memory cell is set threshold voltage within one of at least three threshold voltage distributions, and wherein said control circuit issues said first programming command corresponding to occurrence of a first event and issues said second programming command corresponding to occurrence of a second event.
- 4. A non-volatile memory device according to claim 3, wherein one of said two threshold voltage distribution is erase status and another is program status, andwherein said one of said at least three threshold voltage distributions is erase status and others are program status.
Priority Claims (1)
Number |
Date |
Country |
Kind |
8-258215 |
Sep 1996 |
JP |
|
Parent Case Info
This is a continuation of application Ser. No. 09/931,030, filed Aug. 17, 2001; which is a continuation of application Ser. No. 09/725,011, filed Nov. 29, 2000, now U.S. Pat. No. 6,285,597; which is a continuation of application Ser. No. 09/522,441, filed Mar. 9, 2000, now U.S. Pat. No. 6,163,485; which is a continuation of application Ser. No. 09/378,505, filed Aug. 20, 1999, now U.S. Pat. No. 6,134,148; which is a continuation of application Ser. No. 08/941,676, filed Sep. 30, 1997, now U.S. Pat. No. 6,091,640, the entire disclosures of which are hereby incorporated by reference.
US Referenced Citations (3)
Number |
Name |
Date |
Kind |
5218569 |
Banks |
Jun 1993 |
A |
5757699 |
Takeshima et al. |
May 1998 |
A |
5889698 |
Miwa et al. |
Mar 1999 |
A |
Foreign Referenced Citations (3)
Number |
Date |
Country |
3-228372 |
Oct 1991 |
JP |
3-230566 |
Oct 1991 |
JP |
9601907 |
Jul 1996 |
WO |
Non-Patent Literature Citations (2)
Entry |
Torelli, et al., “An improved method for programming a word-erasable EEPROM”, Alta Frequenza, vol. LII-N,6, Nov.-Dec., 1983, pp. 487-494. |
Tanaka, et al., “High-Speed Programming and Program Verify Methods Suitable for Low Voltage Flash Memories”, 1994 Symposium on Circuits, Digest of Technical Papers. |
Continuations (5)
|
Number |
Date |
Country |
Parent |
09/931030 |
Aug 2001 |
US |
Child |
09/985188 |
|
US |
Parent |
09/725011 |
Nov 2000 |
US |
Child |
09/931030 |
|
US |
Parent |
09/522441 |
Mar 2000 |
US |
Child |
09/725011 |
|
US |
Parent |
09/378505 |
Aug 1999 |
US |
Child |
09/522441 |
|
US |
Parent |
08/941676 |
Sep 1997 |
US |
Child |
09/378505 |
|
US |