Claims
- 1. A nonvolatile semiconductor memory device comprising:a plurality of memory cells each of which has a threshold voltage within one of a plurality of threshold voltage areas according to data; wherein said nonvolatile semiconductor memory device operates in a first mode and a second mode, and wherein a width of the threshold voltage area according to first data when said semiconductor memory device operates in said first mode is different from a width of the threshold voltage area according to said first data when said semiconductor memory device operates in said second mode.
- 2. A nonvolatile semiconductor memory device according to claim 1, wherein said threshold voltage of each of said plurality of memory cells is first set to the threshold voltage area according to said first data when said semiconductor memory device operates in said first mode, after which said threshold voltage of each of said plurality of memory cells is set to the threshold voltage area according to said first data when said semiconductor memory device operates in said second mode.
- 3. A nonvolatile semiconductor memory device according to claim 2, wherein said semiconductor memory device receives a command for specifying operation in said second mode.
- 4. A nonvolatile semiconductor memory device according to claim 1, wherein said width of the threshold voltage area when said semiconductor memory device operates in said first mode is wider than said width of the threshold voltage area when said semiconductor memory device operates in said second mode.
- 5. A nonvolatile semiconductor memory device comprising:a plurality of memory cells each of which is set to a threshold voltage between a predetermined higher voltage and a predetermined lower voltage according to data stored in each of said memory cells, wherein said nonvolatile semiconductor memory device operates in a first mode and a second mode, and wherein a difference of potential between said predetermined higher voltage and said predetermined lower voltage when said nonvolatile semiconductor memory device operates in said first mode is different from a difference of potential between said predetermined higher voltage and said predetermined lower voltage when said nonvolatile semiconductor memory device operates in said second mode.
- 6. A nonvolatile semiconductor memory device according to claim 5, wherein said difference of potential when said nonvolatile semiconductor memory device operates in said first mode is larger than said difference of potential when said nonvolatile semiconductor memory device operates in said second mode.
Priority Claims (1)
Number |
Date |
Country |
Kind |
8-258215 |
Sep 1996 |
JP |
|
CROSS-REFERENCE TO RELATED APPLICATIONS
This application is a continuation of application Ser. No. 09/522,441, filed Mar. 9, 2000 U.S. Pat. No. 6,163,485; which is a continuation of application Ser. No. 09/378,505, filed Aug. 20, 1999 U.S. Pat. No. 6,134,148; which is a continuation of application Ser. No. 08/941,676, filed on Sep. 30, 1997 U.S. Pat. No. 6,091,640, the entire disclosures of which are hereby incorporated by reference.
US Referenced Citations (3)
Number |
Name |
Date |
Kind |
5218569 |
Banks |
Jun 1993 |
|
5757699 |
Takeshima et al. |
May 1998 |
|
5889698 |
Miwa et al. |
Mar 1999 |
|
Foreign Referenced Citations (1)
Number |
Date |
Country |
9601907 |
Jul 1996 |
WO |
Non-Patent Literature Citations (2)
Entry |
Torelli et al., “An improved method for programming a word-erasable EEPROM”, Alta Frequenza, vol. LII-N, 6, Nov.-Dec., 1983, pp. 487-494. |
Tanaka et al., “High-Speed Programming and Program-Verify Methods Suitable for Low-Voltage Flash Memories”, 1994 Symposium on Circuits, Digest of Technical Papers. |
Continuations (3)
|
Number |
Date |
Country |
Parent |
09/522441 |
Mar 2000 |
US |
Child |
09/725011 |
|
US |
Parent |
09/378505 |
Aug 1999 |
US |
Child |
09/522441 |
|
US |
Parent |
08/941676 |
Sep 1997 |
US |
Child |
09/378505 |
|
US |