Claims
- 1. A method for manufacturing a semiconductor integrated circuit, comprising:
forming a first insulating film on a semiconductor substrate, said first insulating film having a flattened surface; forming a first groove in said first insulating film; depositing a first electrode film on said first insulating film, and flattening a surface of said first electrode film, thereby forming a first electrode in said first groove; depositing a second insulating film on said first electrode and said first insulating film; forming a second groove in a portion of said second insulating film which is located above said first electrode; and depositing a ferroelectric film and a second electrode film successively in said second groove, and flattening a surface of said ferroelectric film and a surface of said second electrode film, thereby forming a second electrode on said ferroelectric film, in said second groove, wherein said first electrode, said ferroelectric film and said second electrode comprise a ferroelectric capacitor of a ferroelectric memory.
- 2. The method according to claim 1, wherein one of said forming said first electrode and said forming said second electrode includes forming wiring of another device.
- 3. The method according to claim 1, further comprising:
forming a third insulating film on said semiconductor substrate before forming said first insulating film; forming a groove for bit lines in said third insulating film; and forming a bit line in said groove formed in said third insulating film.
- 4. The method according to claim 1, further comprising:
forming a third insulating film on said second insulating film and said second electrode, after forming said second electrode; and forming bit lines on said third insulating film.
- 5. The method according to claim 1, wherein one of said forming said first insulating film and said forming said second electrode includes forming bit lines of said ferroelectric memory.
- 6. A method for manufacturing a semiconductor integrated circuit, comprising:
forming a first insulating film on a semiconductor substrate, said first insulating film having a flattened surface; forming a first groove in said first insulating film; successively depositing a first electrode film and a ferroelectric film on said first insulating film, and flattening a surface of said first electrode film and a surface of said ferroelectric film, thereby forming a first electrode, which is formed on said ferroelectric film, in said first groove; depositing a second insulating film on said first electrode, said ferroelectric film and said first insulating film; forming a second groove in a portion of said second insulating film which is located above said ferroelectric film; and depositing a second electrode film in said second groove, and flattening a surface of said second electrode film, thereby forming a second electrode in said second groove, wherein said first electrode, said ferroelectric film and said second electrode comprise a ferroelectric capacitor of a ferroelectric memory.
- 7. The method according to claim 6, wherein one of said forming said first electrode and said forming said second electrode includes forming wiring of another device.
- 8. The method according to claim 6, further comprising:
forming a third insulating film on said semiconductor substrate before forming said first insulating film; forming a groove for bit lines in said third insulating film; and forming bit lines in said groove formed in said third insulating film.
- 9. The method according to claim 6, further comprising:
forming a third insulating film on said second insulating film and said second electrode, after forming on said second electrode; and forming bit lines on said third insulating film.
- 10. The method according to claim 6, wherein one of said forming said first insulating film and said forming said second electrode includes forming bit lines of said ferroelectric memory.
- 11. A method for manufacturing a semiconductor integrated circuit, comprising:
forming a first insulating film on a semiconductor substrate, said first insulating film having a flattened surface; forming a first groove in said first insulating film; depositing a first electrode film on said first insulating film, and flattening a surface of said first electrode film, thereby forming a first electrode in said first groove; depositing a second insulating film on said first electrode and said first insulating film; forming a second groove in a portion of said second insulating film which is located above said first electrode film; depositing a ferroelectric film in said second groove, and flattening a surface of said ferroelectric film; depositing a third insulating film on said ferroelectric film and said second insulating film; forming a third groove in a portion of said third insulating film which is located above said ferroelectric film; and depositing a second electrode film in said third groove, and flattening a surface of said second electrode film, thereby forming a second electrode in said third groove, wherein said first electrode, said ferroelectric film and said second electrode comprise a ferroelectric capacitor of a ferroelectric memory.
- 12. The method according to claim 11, wherein one of said forming said first electrode and said forming said second electrode includes forming wiring of another device.
- 13. The method according to claim 11, further comprising:
forming a third insulating film on said semiconductor substrate before forming said first insulating film; forming a groove in said third insulating film; and forming bit lines in said groove formed in said third insulating film.
- 14. The method according to claim 11, further comprising:
forming a third insulating film on said second insulating film and said second electrode, after forming said second electrode; and forming bit lines on said third insulating film.
- 15. The method according to claim 11, wherein one of said forming said first insulating film and said forming said second electrode includes forming bit lines of said ferroelectric memory.
Priority Claims (1)
Number |
Date |
Country |
Kind |
9-192168 |
Jul 1997 |
JP |
|
Parent Case Info
[0001] This application is a continuation of U.S. Ser. No. 09/095,890, filed Jun. 11, 1998 which claims priority under 35 U.S.C. § 119 to Japanese patent application No. 9192168, filed Jul. 17, 1997. The entire disclosures of the prior applications are hereby incorporated by reference herein.
Continuations (1)
|
Number |
Date |
Country |
Parent |
09095890 |
Jun 1998 |
US |
Child |
09922074 |
Aug 2001 |
US |