Claims
- 1. A method for manufacturing a semiconductor integrated circuit, comprising:forming a first insulating film on a semiconductor substrate, said first insulating film having a flattened surface; forming a first groove in said first insulating film; depositing a first electrode film on said first insulating film, and flattening a surface of said first electrode film, thereby forming a first electrode in said first groove; depositing a second insulating film on said first electrode and said first insulating film; forming a second groove in a portion of said second insulating film which is located above said first electrode film; depositing a ferroelectric film in said second groove, and flattening a surface of said ferroelectric film; depositing a third insulating film on said ferroelectric film and said second insulating film; forming a third groove in a portion of said third insulating film which is located above said ferroelectric film; and depositing a second electrode film in said third groove, and flattening a surface of said second electrode film, thereby forming a second electrode in said third groove, wherein said first electrode, said ferroelectric film and said second electrode comprise a ferroelectric capacitor of a ferroelectric memory.
- 2. The method according to claim 1, wherein one of said forming said first electrode and said forming said second electrode includes forming wiring of another device.
- 3. The method according to claim 1, further comprising:forming a fourth insulating film on said semiconductor substrate before forming said first insulating film; forming a groove in said fourth insulating film; and forming bit lines in said groove formed in said fourth insulating film.
- 4. The method according to claim 1, further comprising:forming a fourth insulating film on said third insulating film and said second electrode, after forming said second electrode; and forming bit lines on said fourth insulating film.
- 5. The method according to claim 1, wherein one of said forming said first insulating film and said forming said second electrode includes forming bit lines of said ferroelectric memory.
Priority Claims (1)
Number |
Date |
Country |
Kind |
9-192168 |
Jul 1997 |
JP |
|
Parent Case Info
This application is a continuation of U.S. patent application Ser. No. 09/095,890, filed Jun. 11, 1998 which claims priority under 35 U.S.C. §119 to Japanese patent application No. 9-192168, filed Jul. 17, 1997. The entire disclosures of the prior applications are hereby incorporated by reference herein.
US Referenced Citations (5)
Number |
Name |
Date |
Kind |
5227855 |
Momose |
Jul 1993 |
A |
5717234 |
Si et al. |
Feb 1998 |
A |
5986301 |
Fukushima et al. |
Nov 1999 |
A |
6271084 |
Tu et al. |
Aug 2001 |
B1 |
6284586 |
Seliskar et al. |
Sep 2001 |
B1 |
Foreign Referenced Citations (4)
Number |
Date |
Country |
8-139293 |
May 1996 |
JP |
8-23079 |
Jan 1997 |
JP |
9-135007 |
May 1997 |
JP |
9-148537 |
Jun 1997 |
JP |
Continuations (1)
|
Number |
Date |
Country |
Parent |
09/095890 |
Jun 1998 |
US |
Child |
09/922074 |
|
US |