Claims
- 1-5. (Canceled)
- 6. A semiconductor integrated circuit device formed on a substrate by a single layer polycrystalline silicon process, comprising:
an internal circuit which includes P-channel transistors and N-channel transistors, each of which has a gate electrode of a single polycrystalline silicon layer on the substrate; a first memory which includes a plurality of memory cells, each memory cell having a floating gate of the single polycrystalline silicon layer and a control gate of a semiconductor region in the substrate; and a second memory coupled to receive data stored in the first memory.
- 7. A semiconductor integrated circuit device according to claim 6, wherein the P-channel transistors and N-channel transistors in the internal circuit have gate insulating films thicker than that of the memory cells.
- 8. A semiconductor integrated circuit device according to claim 7, further comprising:
an external input/output circuit coupled to the internal circuit, wherein the external input/output circuit includes P-channel transistors and N-channel transistors having gate insulating films whose thickness are substantially equal to that of the gate insulating films of the memory cells.
- 9. A semiconductor integrated circuit device according to claim 6, wherein the data stored in the first memory are read out and stored into the second memory in response to a power-on of the semiconductor integrated circuit device.
- 10. A semiconductor integrated circuit device according to claim 9, wherein the power-on includes a reset operation of the semiconductor integrated circuit device.
- 11. A semiconductor integrated circuit device formed on a semiconductor substrate, comprising:
a memory cell including a pair of electrically programmable nonvolatile memory elements, each memory element including a MIS transistor having a source, a drain, a floating gate and a control gate, formed in a p-type well region and a n-type well region adjacent to, and isolated from the p-type well region on a semiconductor substrate, wherein:
the source and the drain of each memory element are formed in first and second n-type diffusion regions of the p-type well region; the floating gate of each memory element is formed of a conductive layer arranged over a channel defined between the source and the drain, via a first gate insulating film; and the control gate of each memory element is formed of the n-well region on the semiconductor substrate, arranged under a portion of the conductive layer extended from the floating gate, via a second gate insulating film; a word line coupled to control gates of the pair of electrically programmable nonvolatile memory elements; and a pair of complementary data lines arranged in perpendicular with the word line and coupled to drains of the pair of electrically programmable nonvolatile memory elements.
- 12. A semiconductor integrated circuit device according to claim 11, further comprising:
a volatile storage circuit in which control information stored in the memory cell is to be stored; and a signal line arranged in parallel to the word line, which transmit commands in parallel for an operation of reading the control information from the memory cell and an operation for writing the control information into the memory cell.
- 13. A semiconductor integrated circuit device according to claim 11, wherein the pair of electrically programmable nonvolatile memory elements are coupled in a differential form.
- 14. A semiconductor integrated circuit device according to claim 11, further comprising a sense amplifier coupled to complementary data lines for differentially amplifying information read out on the pair of complementary data lines in accordance with mutually different logical states of the pair of electrically programmable nonvolatile memory elements.
- 15. A semiconductor integrated circuit device formed on a semiconductor substrate, comprising:
a memory cell including a pair of electrically programmable nonvolatile memory elements, each memory element including a MIS transistor having a source, a drain, a floating gate and a control gate, formed in a first well region exhibiting a first conductivity and a second well region exhibiting a second conductivity adjacent to, and isolated from the first well region on a semiconductor substrate, wherein:
the source and the drain of each memory element are formed in first and second diffusion regions exhibiting a second conductivity within the first well region; the floating gate of each memory element is formed of a conductive layer arranged over a channel defined between the source and the drain, via a first gate insulating film; and the control gate of each memory element is formed of the second well region on the semiconductor substrate, arranged under a portion of the conductive layer extended from the floating gate, via a second gate insulating film; a word line coupled to control gates of the pair of electrically programmable nonvolatile memory elements; and a pair of complementary data lines arranged in perpendicular with the word line and coupled to drains of the pair of electrically programmable nonvolatile memory elements.
- 16. A semiconductor integrated circuit device according to claim 15, further comprising:
a volatile storage circuit in which control information stored in the memory cell is to be stored; and a signal line arranged in parallel to the word line, which transmit commands in parallel for an operation of reading the control information from the memory cell and an operation for writing the control information into the memory cell.
- 17. A semiconductor integrated circuit device according to claim 15, wherein the pair of electrically programmable nonvolatile memory elements are coupled in a differential form.
- 18. A semiconductor integrated circuit device according to claim 15, further comprising a sense amplifier coupled to complementary data lines for differentially amplifying information read out on the pair of complementary data lines in accordance with mutually different logical states of the pair of electrically programmable nonvolatile memory elements.
Priority Claims (1)
Number |
Date |
Country |
Kind |
11-023631 |
Feb 1999 |
JP |
|
CROSS-REFERENCE TO RELATED APPLICATION
[0001] This application is a continuation of application Ser. No. 10/610,567 filed on Jul. 2, 2003, which is a continuation of application Ser. No. 09/493,280 filed on Jan. 28, 2000, now U.S. Pat. No. 6,614,684. The contents of application Ser. Nos. 10/610,567 and 09/493,280 are hereby incorporated herein by reference in their entirety.
Continuations (2)
|
Number |
Date |
Country |
Parent |
10610567 |
Jul 2003 |
US |
Child |
10817820 |
Apr 2004 |
US |
Parent |
09493280 |
Jan 2000 |
US |
Child |
10610567 |
Jul 2003 |
US |