Claims
- 1. An integrated circuit device formed on a substrate having a conduction layer formed therein, comprising:
- a first power supply line formed on said substrate;
- a second power supply line formed on said substrate having a voltage different from a voltage of said first power supply line;
- a plurality of ECL gate cells formed on said substrate, each of said ECL gate cells comprising:
- a pair of emitter coupled transistors having a base, having an emitter and having a collector, the collector of said emitter coupled transistors being operatively connected to said first power supply line;
- a current source means, connected between the emitters of said emitter coupled transistors and said second power supply line; and
- an output transistor having a base operatively connected to the collector of said emitter coupled transistors, having an emitter, and having a collector operatively connected to said first power supply line;
- a plurality of input-output pads formed on said substrate and selectively connected to the base of one of said emitter coupled transistors and to the emitter of said output transistor through the conduction layer formed on the substrate; and
- a plurality of electrostatic preventing means formed on the substrate and adjacent to said input-output pads respectively, each of said electrostatic preventing means including an electrostatic preventing element and a resistor, said electrostatic preventing means connected to one of said input-output pads such that when one of said input-output pads is connected to the base of one of said emitter coupled transistors said electrostatic preventing element is connected between one of said input-output pads and said first power supply line and said resistor is connected between one of said input-output pads and the base of one of said emitter coupled transistors, and when one of said input-output pads is connected to the emitter of said output transistor said electrostatic preventing element is connected between said one of said input-output pads and said first power supply line, the emitter of said output transistor being connected to said one of said input-output pads and said resistor not connected to said one of said input-output pads.
- 2. An integrated circuit device according to claim 1, wherein said electrostatic preventing element comprises a diode.
- 3. An integrated circuit device according to claim 1, wherein said electrostatic preventing element comprises a transistor.
Parent Case Info
This is a divisional of co-pending application Ser. No. 229,724, filed on Aug. 4, 1988, which is a continuation of application Ser. No. 861,670, filed on May 7, 1986, abandoned, which is a continuation of application Ser. No. 509,399, filed June 30, 1983, now abandoned.
US Referenced Citations (6)
Divisions (1)
|
Number |
Date |
Country |
Parent |
229724 |
Aug 1988 |
|
Continuations (2)
|
Number |
Date |
Country |
Parent |
861670 |
May 1986 |
|
Parent |
509399 |
Jun 1983 |
|