Claims
- 1. An integrated circuit device fabrication method, comprising the following steps;
- (a) forming a silicon nitride film over a major surface of a wafer; which major surface has a gate structure including a gate electrode and a gate protecting insulation covering side and upper surfaces of the gate electrode, and an isolation region including a recess region and an isolating insulation therein;
- (b) forming a silicon oxide film over the silicon nitride film;
- (c) forming a patterned masking film over the silicon oxide film;
- (d) forming a hole in the silicon oxide film by dry-etching the silicon oxide film using the nitride film as an etching stopper with a cyclic perfluorocarbon gas with three or more carbon atoms under the condition that the patterned masking film exists over the silicon oxide film and an inert gas component occupies no less than 50% of a first gas ambiance around the wafer, thereby exposing the silicon nitride film at the bottom of the hole; and then
- (e) removing the silicon nitride film at the bottom of the hole by etching the silicon nitride film, thereby exposing the major surface of the wafer at the bottom of the hole between the gate structure and the isolation region.
- 2. An integrated circuit device fabrication method according to claim 1, wherein the inert gas component that occupies no less than 50% of the first gas ambiance around the wafer is an argon gas.
- 3. An integrated circuit device fabrication method according to claim 1, wherein the inert gas component occupies no less than 80% of the first gas ambiance around the wafer, and wherein the inert gas component is an argon gas.
- 4. An integrated circuit device fabrication method according to claim 3, wherein the cyclic perfluorocarbon gas includes C.sub.4 F.sub.8.
- 5. An integrated circuit device fabrication method according to claim 3, wherein the removal of the silicon nitride film at the bottom of the hole is performed by a dry-etching.
- 6. An integrated circuit device fabrication method according to claim 3, wherein the removal of the silicon nitride film at the bottom of the hole is performed by a dry-etching with a non-cyclic fluorocarbon gas, under the condition that the proportion of an inert gas component occupies no less than 80% of a second gas ambiance around the wafer.
- 7. An integrated circuit device fabrication method according to claim 6, wherein the inert gas component that occupies no less than 80% of the second gas ambiance around the wafer is an argon gas.
- 8. An integrated circuit device fabrication method according to claim 7, wherein the non-cyclic fluorocarbon gas includes a carbon gas with one carbon atom.
- 9. An integrated circuit device fabrication method according to claim 8, wherein the non-cyclic fluorocarbon gas is CH.sub.2 F.sub.2.
Priority Claims (1)
Number |
Date |
Country |
Kind |
6-130232 |
Jun 1994 |
JPX |
|
Parent Case Info
This is a continuation application of U.S. Ser. No. 09/188,371, filed Nov. 10, 1998, now U.S. Pat. No. 5,962,347; which is a continuation application of U.S. Ser. No. 08/857,167, filed May 15, 1997, now U.S. Pat. No. 5,874,013; which is a File Wrapper Continuation of U.S. Ser. No. 08/472,459, filed Jun. 7, 1995, now abandoned.
US Referenced Citations (8)
Foreign Referenced Citations (2)
Number |
Date |
Country |
3-109728 |
May 1991 |
JPX |
4-370934 |
Dec 1992 |
JPX |
Continuations (3)
|
Number |
Date |
Country |
Parent |
188371 |
Nov 1998 |
|
Parent |
857167 |
May 1997 |
|
Parent |
472459 |
Jun 1995 |
|