Claims
- 1. A semiconductor integrated circuit device comprising:
a memory cell of stacked capacitor structure formed above a memory cell-selecting MISFET; a bit line formed of a W-TiN-Ti film formed above said memory cell; a first contact hole for connecting the first semiconductor region of said memory cell-selecting MISFET and said bit line; a polycrystalline silicon plug formed in said first contact hole and having the same conduction type as said first semiconductor region; a wiring layer electrically connected to the second semiconductor region of the MISFET of the peripheral circuit of said memory cell, said wiring layer being formed of a W-TiN-Ti film in the same layer as said bit line, said second semiconductor region and said wiring layer being connected to each other by a second contact hole formed with said wiring layer therein; a first titanium silicide film having a thickness of 120 nm or less formed between said polycrystalline silicon plug and said bit line in said first contact hole; and a second titanium silicide film having a thickness of 10 nm or more formed between said second semiconductor region and said wiring layer in said second contact hole.
- 2. A semiconductor integrated circuit device according to claim 1, wherein said first contact hole has a diameter of 0.4 μm or less, and said first titanium silicide film has a thickness of 84 nm or less.
- 3. A semiconductor integrated circuit device according to claim 1, wherein said first contact hole has a diameter of 0.3 μm or less, and said first titanium silicide film has a thickness of 72 nm or less.
- 4. A semiconductor integrated circuit device according to claim 1, wherein said second titanium silicide film has a thickness of 20 nm or more.
- 5. A semiconductor integrated circuit device comprising:
a memory cell of stacked capacitor structure formed above a memory cell-selecting MISFET; a bit line formed of a W-TiN-Ti film formed above said memory cell; a first contact hole for connecting the first semiconductor region of said memory cell-selecting MISFET and said bit line; a polycrystalline silicon plug formed in said first contact hole and having the same conduction type as said first semiconductor region; a wiring layer electrically connected to the second semiconductor region of the MISFET of the peripheral circuit of said memory cell, said wiring layer being formed of a W-TiN-Ti film in the same layer as said bit line, said second semiconductor region and said wiring layer being connected to each other by a second contact hole formed with said wiring layer therein; a first titanium silicide film formed between said polycrystalline silicon plug and said bit line in said first contact hole; and a second titanium silicide film formed between said second semiconductor region and said wiring layer in said second contact hole.
- 6. A semiconductor integrated circuit device according to claim 5, wherein said first semiconductor region includes a n-type semiconductor.
- 7. A semiconductor integrated circuit device according to claim 6, wherein said second semiconductor region includes a p-type semiconductor.
- 8. A method of fabricating a semiconductor integrated circuit device, comprising the steps of:
forming a memory cell-selecting MISFET and a MISFET for a peripheral circuit on a semiconductor substrate and then forming an information storage capacitor above said memory cell-selecting MISFET; forming a bit line contact hole in an insulating film covering said memory cell, filling a polycrystalline silicon plug of the same conduction type as the semiconductor region of said memory cell-selecting MISFET in said bit line contact hole, and then forming a contact hole in the insulating film covering said MISFET of said peripheral circuit; depositing a Ti film and a TiN film on said insulating film; forming by annealing a first titanium silicide layer having a thickness of 120 nm or less on the surface of said polycrystalline silicon plug in said bit line contact hole, and a second titanium silicide layer having a thickness of 10 nm or more on the surface of the semiconductor region of said MISFET exposed to the bottom of said contact hole of said peripheral circuit; and depositing a W film on said TiN film, and patterning said W film and the underlying TiN film and the underlying Ti film thereby to form a bit line and said wiring line of said peripheral circuit composed of a lamination of the W-TiN-Ti film at the same time.
- 9. A method of fabricating a semiconductor integrated circuit device according to claim 8, wherein said step of forming said titanium silicide layer includes the step of forming said second titanium silicide layer to the thickness of 20 nm or more.
- 10. A method of fabricating a semiconductor integrated circuit device according to claim 8, wherein said step of depositing said Ti film and said TiN film includes the step of depositing said Ti film and said TiN film continuously in an inert gas environment.
- 11. A method of fabricating a semiconductor integrated circuit device according to claim 8, wherein said step of depositing said Ti film and said TiN film includes the step of depositing said Ti film by selected one of the collimator sputtering and the low-pressure long-distance sputtering.
- 12. A method of fabricating a semiconductor integrated circuit device for forming a polycrystalline silicon plug of the same conduction type as a first semiconductor region of a first region in a first contact hole connecting said first semiconductor region of said first region to a first wiring, said first region being relatively high and said second region being relatively low on the main surface of a semiconductor substrate, said second wiring being connected to a second semiconductor region of said second region through a second contact hole, said second wiring and said first wiring being formed of a W-TiN-Ti film in the same wiring layer, said method comprising the steps of:
forming said first contact hole in the insulating film covering said first region and filling said polycrystalline silicon plug of the same conduction type as said first semiconductor region of said first region in said first contact hole; forming said second contact hole in the insulating film covering said second region; depositing a Ti film and a TiN film on said insulating film, and forming by annealing a first titanium silicide layer having a thickness of 120 nm or less on the surface of said polycrystalline silicon plug in said first contact hole, and also a second titanium silicide layer having a thickness of 10 nm or more on the surface of said second semiconductor region exposed to the bottom of said second contact hole; and depositing a W film on said TiN film, and patterning said W film and said underlying TiN film and said underlying Ti film thereby to form a first wiring and a second wiring composed of a lamination of a W-TiN-Ti film at the same time.
- 13. A semiconductor device comprising:
a silicon substrate; an electrical wiring metal; an insulating film formed on said silicon substrate and including a plurality of contact holes used for connecting said silicon substrate and said electrical wiring metal; and a titanium silicide film formed in said contact holes; wherein said titanium silicide film has a thickness of 10 nm to 120 nm, said silicon substrate and said electrical wiring metal being connected to each other in said contact hole through said titanium silicide film.
- 14. A semiconductor device according to claim 13, wherein said titanium silicide film has a thickness of 20 nm to 84 nm.
- 15. A semiconductor device according to claim 13, wherein said electrical wiring metal contains titanium in its surface contacting said titanium silicide film.
- 16. A semiconductor device comprising:
a silicon substrate; an electrical wiring metal; an insulating film formed on said silicon substrate and including a plurality of contact holes used for connecting said silicon substrate and said electrical wiring metal; and a titanium silicide film formed in said contact holes; wherein said silicon substrate and said electrical wiring metal are connected to each other in said contact hole through said titanium silicide film, and the distance between the interface between said silicon substrate and said insulating film and the interface between said silicon substrate and said titanium silicide film is 18 nm to 78 nm.
- 17. A semiconductor device according to claim 16, wherein said electrical wiring metal contains titanium in its surface contacting said titanium silicide film.
- 18. A semiconductor device comprising:
a silicon substrate; an electrical wiring metal; an insulating film formed on said silicon substrate and including a plurality of contact holes used for connecting said silicon substrate and said electrical wiring metal; and a titanium silicide film formed in said contact holes; wherein said silicon substrate and said electrical wiring metal are connected to each other in said contact hole through said titanium silicide film, and the distance between the interface between said silicon substrate and said insulating film and the interface between said silicon substrate and said titanium silicide film is 9 nm to 110 nm.
- 19. A semiconductor device according to claim 18, wherein said electrical wiring metal contains titanium in its surface contacting said titanium silicide film.
- 20. A semiconductor device comprising:
a silicon substrate; an electrical wiring metal; an insulating film formed on said silicon substrate and including a plurality of contact holes used for connecting said silicon substrate and said electrical wiring metal; a polycrystal silicon filled in at least one of said contact holes; and a titanium silicide film formed on the surface of said polycrystal silicon; wherein said titanium silicide film has a thickness of 10 nm to 120 nm, said polycrystal silicon and said electrical wiring metal being connected to each other in said contact hole through said titanium silicide film.
- 21. A semiconductor device according to claim 20, wherein said titanium silicide film has a thickness of 20 nm to 84 nm.
- 22. A semiconductor device according to claim 20, wherein said electrical wiring metal contains titanium in its surface contacting said titanium silicide film.
- 23. A semiconductor device comprising:
a single crystal silicon substrate; a gate electrode of MOS structure formed on said single crystal silicon substrate; an electrical wiring metal; an insulating film formed on that surface of said single crystal silicon substrate where said gate electrode is formed, said insulating film including at least one contact hole used for connecting said gate electrode and said electrical wiring metal; and a titanium silicide film formed in said contact hole; wherein said titanium silicide film has a thickness of 10 nm to 120 nm, said gate electrode and said electrical wiring metal being connected to each other in said contact hole through said titanium silicide film.
- 24. A semiconductor device according to claim 23, wherein said titanium silicide film has a thickness of 20 nm to 84 nm.
- 25. A semiconductor device according to claim 23, wherein said electrical wiring metal contains titanium in its surface contacting said titanium silicide film.
- 26. A method of fabricating a semiconductor device, comprising the steps of:
forming an insulating film on a silicon substrate; forming a contact hole in said insulating film; depositing a titanium film in contact with said silicon substrate in said contact hole; and causing said titanium film and said silicon to react with each other by heat treatment, thereby subjecting said titanium film to silicide reaction with the thickness of 4 nm to 48 nm.
- 27. A method of fabricating a semiconductor device according to claim 26, wherein said silicide reaction step includes the step of subjecting said titanium film to silicide reaction with the thickness of 8 nm to 34 nm.
- 28. A method of fabricating a semiconductor device, comprising the steps of:
forming an insulating film on a silicon substrate; forming a contact hole in said insulating film; filling polycrystal silicon in said contact hole; depositing a titanium film in contact with said polycrystal silicon in said contact hole; and causing said titanium film and said polycrystal silicon to react with each other by heat treatment, thereby subjecting said titanium film to silicide reaction with the thickness of 4 nm to 48 nm.
- 29. A method of fabricating a semiconductor device according to claim 28, wherein said silicide reaction step includes the step of subjecting said titanium film to silicide reaction with the thickness of 8 nm to 34 nm.
- 30. A method of fabricating a semiconductor device, comprising the steps of:
forming an insulating film on a silicon substrate; forming a contact hole in said insulating film; depositing titanium to the thickness of 4 nm to 48 nm in such a manner as to contact said silicon substrate in said contact hole; and causing said titanium film and said silicon to react with each other by heat treatment, thereby subjecting at least a part of said titanium film to silicide reaction.
- 31. A method of fabricating a semiconductor device according to claim 30, wherein said step of depositing titanium includes the step of depositing said titanium to the thickness of 8 nm to 34 nm.
Priority Claims (2)
Number |
Date |
Country |
Kind |
07-295220 |
Nov 1995 |
JP |
|
08-031655 |
Feb 1996 |
JP |
|
Parent Case Info
[0001] This application is a Divisional of U.S. application Ser. No. 09/500,242, filed Feb. 8, 2000, which in turn, is a Divisional of U.S. application Ser. No. 08/747,392, filed Nov. 12, 1996, and now U.S. Pat. No. 6,031,288; and the subject matters of which are incorporated herein in its entirety.
Divisions (1)
|
Number |
Date |
Country |
Parent |
09500242 |
Feb 2000 |
US |
Child |
09766645 |
Jan 2001 |
US |