Claims
- 1. A semiconductor integrated circuit device, comprising:a memory cell formed on a memory cell forming region of a semiconductor substrate, said memory cell including a first n-channel MISFET, a second n-channel MISFET, a first p-channel MISFET and a second p-channel MISFET, each having a gate electrode, an insulating film formed on the gate electrodes of said first and second n-channel MISFETs and said first and second p-channel MISFETs, a first conductive film formed on said insulating film and being electrically connected to a drain region of said first n-channel MISFET, a drain region of said first p-channel MISFET, said gate electrode of said second n-channel MISFET, and said gate electrode of said second p-channel MISFET, wherein a local wiring line is comprised of said first conductive film, a dielectric film formed on said first conductive film, and a second conductive film formed on said dielectric film and being electrically connected to a drain region of said second n-channel MISFET, a drain region of said second p-channel MISFET, said gate electrode of said first n-channel MISFET, and said gate electrode of said first p-channel MISFET, wherein said second conductive film extends over said first conductive film, and wherein a first capacitor element is comprised of said first conductive film, said dielectric film, and said second conductive film; and a second capacitor element formed on a peripheral circuit forming region of said semiconductor substrate, wherein said second capacitor element is comprised of same level conductive layers as said first conductive film and said second conductive film.
- 2. A semiconductor integrated circuit device according to claim 1, wherein said memory cell is a memory cell of a static random access memory.
- 3. A semiconductor integrated circuit device according to claim 1, wherein said dielectric film has a thickness less than that of said first conductive film.
- 4. A semiconductor integrated circuit device, comprising:a memory cell formed on a first region of a semiconductor substrate, said memory cell including a first n-channel MISFET, a second n-channel MISFET, a first p-channel MISFET and a second p-channel MISFET, each having a gate electrode, an insulating film formed on the gate electrodes of said first and second n-channel MISFETs, and said first and second p-channel MISFETs, a first conductive film formed on said insulating film and being electrically connected to a drain region of said first n-channel MISFET, a drain region of said first p-channel MISFET, said gate electrode of said second n-channel MISFET, and said gate electrode of said second p-channel MISFET, wherein a local wiring line is comprised of said first conductive film, a dielectric film formed on said first conductive film, and a second conductive film formed on said dielectric film and being electrically connected to a drain region of said second n-channel MISFET, a drain region of said second p-channel MISFET, said gate electrode of said first n-channel MISFET, and said gate electrode of said first p-channel MISFET, wherein said second conductive film extends over said first conductive film, and wherein a first capacitor element is comprised of said first conductive film, said dielectric film, and said second conductive film; and a second capacitor element formed on a second region of said semiconductor substrate, wherein said second capacitor element is comprised of same level conductive layers as said first conductive film and said second conductive film.
- 5. A semiconductor integrated circuit device according to claim 4, wherein said second capacitor element is included in a memory cell of a dynamic random access memory.
- 6. A semiconductor integrated circuit device according to claim 4, wherein said memory cell is a memory cell of a static random access memory.
- 7. A semiconductor integrated circuit device according to claim 4, wherein said dielectric film has a thickness less than that of said first conductive film.
- 8. A semiconductor integrated circuit device, comprising:a memory cell formed on a memory cell forming region of a semiconductor substrate, said memory cell including a first n-channel MISFET, a second n-channel MISFET, a first p-channel MISFET and a second p-channel MISFET, each having a gate electrode, an insulating film formed on the gate electrodes of said first and second n-channel MISFETs and said first and second p-channel MISFETs, a first conductive film formed on said insulating film and being electrically connected to a drain region of said first n-channel MISFET, a drain region of said first p-channel MISFET, said gate electrode of said second n-channel MISFET, and said gate electrode of said second p-channel MISFET, a dielectric film formed on said first conductive film, and a second conductive film formed on said dielectric film and being electrically connected to a drain region of said second n-channel MISFET, a drain region of said second p-channel MISFET, said gate electrode of said firs t n-channel MISFET, and said gate electrode of said first p-channel MISFET, wherein said second conductive film extends over said first conductive film, and wherein a first capacitor element is comprised of said first conductive film, said dielectric film, and said second conductive film; and a second capacitor element formed on a peripheral circuit forming region of said semiconductor substrate, wherein said second capacitor element is comprised of same level conductive layers as said first conductive film and said second conductive film, and wherein said second capacitor element is included in an input/output protective circuit.
- 9. A semiconductor integrated circuit device, comprising:a memory cell formed on a first region of a semiconductor substrate, said memory cell including a first n-channel MISFET, a second n-channel MISFET, a first p-channel MISFET and a second p-channel MISFET, each having a gate electrode, an insulating film formed on the gate electrodes of said first and second n-channel MISFETs, and said first and second p-channel MISFETs, a first conductive film formed on said insulating film and being electrically connected to a drain region of said first n-channel MISFET, a drain region of said first p-channel MISFET, said gate electrode of said second n-channel MISFET, and said gate electrode of said second p-channel MISFET, a dielectric film formed on said first conductive film, and a second conductive film formed on said dielectric film and being electrically connected to a drain region of said second n-channel MISFET, a drain region of said second p-channel MISFET, said gate electrode of said first n-channel MISFET, and said gate electrode of said first p-channel MISFET, wherein said second conductive film extends over said first conductive film, and wherein a first capacitor element is comprised of said first conductive film, said dielectric film, and said second conductive film; and a second capacitor element formed on a second region of said semiconductor substrate, wherein said second capacitor element is comprised of same level conductive layers as said first conductive film and said second conductive film, and wherein said second capacitor element is included in an input/output protective circuit.
- 10. A semiconductor integrated circuit device comprising:a memory cell formed on a first region of a semiconductor substrate, said memory cell including a first n-channel MISFET, a second n-channel MISFET, a first p-channel MISFET and a second p-channel MISFET, an insulating film formed on gate electrodes of said first and second n-channel MISFETs and said first and second p-channel MISFETs, a first conductive film formed on said insulating film and being electrically connected to a drain region of said first n-channel MISFET, a drain region of said first p-channel MISFET, said gate electrode of said second n-channel MISFET, and said gate electrode of said second p-channel MISFET, a dielectric film formed on said first conductive film, a second conductive film formed on said dielectric film and being electrically connected to a drain region of said second n-channel MISFET, a drain region of said second p-channel MISFET, said gate electrode of said first n-channel MISFET, and said gate electrode of said first p-channel MISFET, wherein said second conductive film extends over said first conductive film, and wherein a first capacitor element is comprised of said first conductive film, said dielectric film, and said second conductive film; and a second capacitor element included in a peripheral circuit and formed on a second region, of said semiconductor substrate, different from said first region, wherein said second capacitor element is comprised of same level conductive layers as said first conductive film and said second conductive film.
- 11. A semiconductor integrated circuit device according to claim 10, wherein a local wiring line is comprised of said first conductive film.
- 12. A semiconductor integrated circuit device according to claim 10, wherein said memory cell is a memory cell of a static random access memory.
- 13. A semiconductor integrated circuit device comprising:a memory cell formed on a first region of a semiconductor substrate, said memory cell including a first n-channel MISFET, a second n-channel MISFET, a first p-channel MISFET and a second p-channel MISFET, an insulating film formed on gate electrodes of said first and second n-channel MISFETs and said first and second p-channel MISFETs, a first conductive film formed on said insulating film and being electrically connected to a drain region of said first n-channel MISFET, a drain region of said first p-channel MISFET, said gate electrode of said second n-channel MISFET, and said gate electrode of said second p-channel MISFET, a dielectric film formed on said first conductive film, a second conductive film formed on said dielectric film and being electrically connected to a drain region of said second n-channel MISFET, a drain region of said second p-channel MISFET, said gate electrode of said first n-channel MISFET, and said gate electrode of said first p-channel MISFET, wherein said second conductive film extends over said first conductive film, and wherein a first capacitor element is comprised of said first conductive film, said dielectric film, and said second conductive film; and a second capacitor element formed on a second region, of said semiconductor substrate, different from said first region where said memory cell is formed, wherein said second capacitor element is comprised of same level conductive layers as said first conductive film and said second conductive film.
- 14. A semiconductor integrated circuit device according to claim 13, wherein a local wiring line is comprised of said first conductive film.
- 15. A semiconductor integrated circuit device according to claim 13, wherein said memory cell is a memory cell of a static random access memory.
Priority Claims (1)
Number |
Date |
Country |
Kind |
7-181513 |
Jul 1995 |
JP |
|
Parent Case Info
This application is a Continuation application of Ser. No. 09/835,419, filed Apr. 17, 2001, which is a Divisional application of Ser. No. 09/434,385, filed Nov. 5, 1999 now U.S. Pat. No. 6,245,611, which is a Continuation application of Serial No. 09/066,763, filed Apr. 28, 1998 now U.S. Pat. No. 6,030,865, which is a Divisional application of Ser. No. 08/682,243, filed Jul. 17, 1996 now U.S. Pat. No. 5,780,910.
US Referenced Citations (12)
Foreign Referenced Citations (3)
Number |
Date |
Country |
3234058 |
Oct 1991 |
JP |
4180262 |
Jun 1992 |
JP |
6151771 |
May 1994 |
JP |
Non-Patent Literature Citations (1)
Entry |
Office Action dated Jun. 25, 2002, in corresponding Japanese Patent Application. |
Continuations (2)
|
Number |
Date |
Country |
Parent |
09/835419 |
Apr 2001 |
US |
Child |
09/998628 |
|
US |
Parent |
09/066763 |
Apr 1998 |
US |
Child |
09/434385 |
|
US |