Claims
- 1. A semiconductor integrated circuit device, comprising:a first n-channel MISFET and a second n-channel MISFET, each having a gate electrode; a first p-channel MISFET and a second p-channel MISFET, each having a gate electrode; a first insulating film formed on said gate electrodes of said first and second n-channel MISFETs and said first and second p-channel MISFETs; a first conductive film formed on said first insulating film and being electrically connected to a drain region of said first n-channel MISFET, a drain region of said first p-channel MISFET, said gate electrode of said second n-channel MISFET, and said gate electrode of said second p-channel MISFET; a dielectric film formed on said first conductive film; and a second conductive film formed on said dielectric film and being electrically connected to a drain region of said second n-channel MISFET, a drain region of said second p-channel MISFET, said gate electrode of said first n-channel MISFET, and said gate electrode of said first p-channel MISFET; wherein a capacitor element is comprised of said first conductive film, said dielectric film, and said second conductive film; wherein said dielectric film contains a silicon nitride film; and wherein said second conductive film extends over said first conductive film.
- 2. A semiconductor integrated circuit device according to claim 1, wherein a local wiring line is comprised of said first conductive film.
- 3. A semiconductor integrated circuit device according to claim 1, wherein said dielectric film has a thickness less than that of said first conductive film.
- 4. A semiconductor integrated circuit device according to claim 1, further comprising:a second insulating film formed on said second conductive film; a first voltage line formed on said second conductive film and being electrically connected to a source region of said first n-channel MISFET and a source region of said second n-channel MISFET; and a second voltage line formed on said second conductive film and being electrically connected to a source region of said first p-channel MISFET and a source region of said second p-channel MISFET.
- 5. A semiconductor integrated circuit device according to claim 1, wherein a memory cell of a static random access memory is comprised of said first and second n-channel MISFETs and said first and second p-channel MISFETs.
- 6. A semiconductor integrated circuit device, comprising:a first n-channel MISFET and a second n-channel MISFET, each having a gate electrode; a first p-channel MISFET and a second p-channel MISFET, each having a gate electrode; a first insulating film formed on said gate electrodes of said first and second n-channel MISFETs and said first and second p-channel MISFETs; a first conductive film formed on said first insulating film and being electrically connected to a drain region of said first n-channel MISFET, a drain region of said first p-channel MISFET, said gate electrode of said second n-channel MISFET, and said gate electrode of said second p-channel MISFET; a dielectric film formed on said first conductive film; and a second conductive film formed on said dielectric film and being electrically connected to a drain region of said second n-channel MISFET, a drain region of said second p-channel MISFET, said gate electrode of said first n-channel MISFET, and said gate electrode of said first p-channel MISFET; wherein a capacitor element is comprised of said first conductive film, said dielectric film, and said second conductive film; wherein said dielectric film has a thickness less than that of said first conductive film; and wherein said second conductive film extends over said first conductive film.
- 7. A semiconductor integrated circuit device according to claim 6, wherein a local wiring line is comprised of said first conductive film.
- 8. A semiconductor integrated circuit device according to claim 6, further comprising:a second insulating film formed on said second conductive film; a first voltage line formed on said second conductive film and being electrically connected to a source region of said first n-channel MISFET and a source region of a said second n-channel MISFET; and a second voltage line formed on said second conductive film and being electrically connected to a source region of said first p-channel MISFET and a source region of said second p-channel MISFET.
- 9. A semiconductor integrated circuit device according to claim 6, wherein a memory cell of a static random access memory is comprised of said first and second n-channel MISFETs and said first and second p-channel MISFETs.
- 10. A semiconductor integrated circuit device, comprising:a first n-channel MISFET and a second n-channel MISFET of a memory cell of a static random access memory, each having a gate electrode; a first p-channel MISFET and a second p-channel MISFET of said memory cell, each having a gate electrode; a first insulating film formed on said gate electrodes of said first and second n-channel MISFETs and said first and second p-channel MISFETs; and a capacitor element for increasing a storage node of said memory cell; said capacitor element being formed on said first insulating film and including a first conductive film, a dielectric film, and a second conductive film; said first conductive film being electrically connected to a drain region of said first n-channel MISFET, a drain region of said first p-channel MISFET, said gate electrode of said second n-channel MISFET, and said gate electrode of said second p-channel MISFET; said second conductive film being electrically connected to a drain region of said second n-channel MISFET, a drain region of said second p-channel MISFET, said gate electrode of said first n-channel MISFET, and said gate electrode of said first p-channel MISFET; and said dielectric film being formed between said first conductive film and said second conductive film.
- 11. A semiconductor integrated circuit device according to claim 10, wherein a local wiring line is comprised of said first conductive film.
- 12. A semiconductor integrated circuit device according to claim 10, wherein said dielectric film contains a silicon nitride film.
- 13. A semiconductor integrated circuit device according to claim 10, wherein said second conductive film extends over said first conductive film.
- 14. A semiconductor integrated circuit device according to claim 13, wherein said dielectric film has a thickness less than that of said first conductive film.
- 15. A semiconductor integrated circuit device according to claim 10, further comprising:a second insulating film formed on said capacitor element; a first voltage line formed on said second conductive film and being electrically connected to a source region of said first n-channel MISFET and a source region of said second n-channel MISFET; and a second voltage line formed on said second conductive film and being electrically connected to a source region of said first p-channel MISFET and a source region of said second p-channel MISFET.
- 16. A semiconductor integrated circuit device, comprising:a first n-channel MISFET and a second n-channel MISFET of a memory cell of a static random access memory, each having a gate electrode; a first p-channel MISFET and a second p-channel MISFET of said memory cell, each having a gate electrode; a first insulating film formed on said gate electrodes of said first and second n-channel MISFETs and said first and second p-channel MISFETs; a capacitor element for increasing a storage node of said memory cell; said capacitor element being formed on said first insulating film and including a first conductive film, a dielectric film, and a second conductive film; said first conductive film being electrically connected to a drain region of said first n-channel MISFET, a drain region of said first p-channel MISFET, said gate electrode of said second n-channel MISFET, and said gate electrode of said second p-channel MISFET; said second conductive film extending over said first conductive film and being electrically connected to a drain region of said second n-channel MISFET, a drain region of said second p-channel MISFET, said gate electrode of said first n-channel MISFET, and said gate electrode of said first p-channel MISFET; said dielectric film being formed between said first conductive film and said second conductive film and containing a silicon nitride film; and said dielectric film having a thickness less than that of said first conductive film; a second insulating film formed on said capacitor element; a first voltage line formed on said second conductive film and being electrically connected to a source region of said first n-channel MISFET and a source region of said second n-channel MISFET; and a second voltage line formed on said second conductive film and being electrically connected to a source region of said first p-channel MISFET and a source region of said second p-channel MISFET.
- 17. A semiconductor integrated circuit device, comprising:a first n-channel MISFET and a second n-channel MISFET, each having a gate electrode; a first p-channel MISFET and a second p-channel MISFET, each having a gate electrode; a first insulating film formed on said gate electrodes of said first and second n-channel MISFETs and said first and second p-channel MISFETs; a first conductive film formed on said first insulating film and being electrically connected to a drain region of said first n-channel MISFET, a drain region of said first p-channel MISFET, said gate electrode of said second n-channel MISFET, and said gate electrode of said second p-channel MISFET; a dielectric film formed on said first conductive film and containing a silicon nitride film; a second conductive film formed on said dielectric film and being electrically connected to a drain region of said second n-channel MISFET, a drain region of said second p-channel MISFET, said gate electrode of said first n-channel MISFET, and said gate electrode of said first p-channel MISFET; wherein a capacitor element is comprised of said first conductive film, said dielectric film, and said second conductive film; wherein said second conductive film extends over said first conductive film; and wherein said dielectric film has a thickness less than that of said first conductive film; a second insulating film formed on said second conductive film; a first voltage line formed on said second conductive film and being electrically connected to a source region of said first n-channel MISFET and a source region of said second n-channel MISFET; and a second voltage line formed on said second conductive film and being electrically connected to a source region of said first p-channel MISFET and a source region of said second p-channel MISFET.
- 18. A semiconductor integrated circuit device according to claim 17, wherein a local wiring line is comprised of said first conductive film.
- 19. A semiconductor integrated circuit device according to claim 16, wherein a local wiring line is comprised of said first conductive film.
Priority Claims (1)
Number |
Date |
Country |
Kind |
7-181513 |
Jul 1995 |
JP |
|
Parent Case Info
This application is a Divisional application of Ser. No. 09/434,385, filed Nov. 5, 1999 now U.S. Pat. No. 6,245,611, which is a Continuation application of application Ser. No. 09/066,763, filed Apr. 28, 1998 now U.S. Pat. No. 6,030,865, which is a Divisional application of application Ser. No. 08/682,243, filed Jul. 17, 1996 now U.S. Pat. No. 5,780,980.
US Referenced Citations (8)
Foreign Referenced Citations (1)
Number |
Date |
Country |
4180262 |
Jun 1992 |
JP |
Continuations (1)
|
Number |
Date |
Country |
Parent |
09/066763 |
Apr 1998 |
US |
Child |
09/434385 |
|
US |