Claims
- 1. In a semiconductor memory device having a switching transistor and a charge storage capacitor as a minimal unit, the improvement comprising an active region in which a channel region and source and drain regions of said switching transistor are formed and the major portion of which is so arranged as to be parallel to neither the major portions of word lines constituting said switching transistor nor the major portions of bit lines for writing and reading data, said active region being composed of a region which is inclined with respect to said word lines and a region which is at a right angle with respect to said word lines, and being also composed of a region which is inclined with respect to said bit lines and a region which is parallel with said bit lines.
- 2. A semiconductor memory device according to claim 1, wherein said channel region which is formed by overlapping said word lines and said active region has the form of a hexagon, and the interior angles of the vertices are 90 degrees, 90 degrees, 135 degrees, 135 degrees, 45 degrees and 225 degrees, respectively.
- 3. A semiconductor memory device according to claim 1, wherein said channel region which is formed by overlapping said word lines and said active region has the form of a pentagon, and the interior angles of the vertices are 90 degrees, 135 degrees, 135 degrees, 45 degrees and 135 degrees, respectively.
- 4. A semiconductor memory device according to claim 1, wherein said active region is symmetrical with respect to the center of a contact hole which is opened in order to bring a bit line into contact with one diffusion layer of said switching transistor.
- 5. A semiconductor memory device according to claim 1, wherein said active region is symmetrical with respect to a line which passes the center of said contact hole for a bit line and parallel to said word lines.
- 6. A semiconductor memory device according to claim 1, wherein said active region comes into contact with a lower electrode of said charge storage capacitor in one diffusion layer, and any said diffusion layer is disposed in a region surrounded by two word lines and two bit lines.
- 7. A semiconductor memory device according to claim 4, wherein said semiconductor memory device is a folded bit line type memory array in which if it is assumed that the center of said contact hole for a bit line in said active region symmetrical with said center is the origin and that the distance between the contact holes for bit lines and a component parallel to said word lines is Dp while the distance between the contact holes for bit lines and a component parallel to said bit lines is Wp, the centers of said contact holes for bit lines of the four active regions which are the nearest neighbors to said active region are (-Wp, Dp), (-Wp, -Dp), (Wp, Dp), (Wp, -Dp), respectively, and said four active regions are arranged such that said active region is inverted and moved in parallel with the original position.
- 8. A semiconductor memory device according to claim 5, wherein said semiconductor memory device is a folded bit line type memory array in which if it is assumed that the center of said contact hole for a bit line in said active region symmetrical with said line is the origin and that the distance between the contact holes for bit lines and a component parallel to said word lines is Dp while the distance between the contact holes for bit lines and a component parallel to said bit lines is Wp, the centers of said contact holes for bit lines of the four active regions which are the nearest neighbors to said active region are (-Wp, Dp), (-Wp, -Dp), (Wp, Dp), (Wp, -Dp), respectively, and said four active regions are arranged such that said active region is moved in parallel with the original position.
- 9. A semiconductor memory device according to claim 4, wherein said semiconductor memory device is an open bit line type memory array in which if it is assumed that the center of said contact hole for a bit line in said active region symmetrical with said center is the origin and that the distance between the contact holes for bit lines and a component parallel to said word lines is Dp while the distance between the contact holes for bit lines and a component parallel to said bit lines is Wp, the centers of said contact holes for bit lines of the four active regions which are the nearest neighbors to said active region are (-Wp, O), (-Wp, -Dp), (Wp, O), (Wp, Dp), respectively, and said four active regions are arranged such that said active region is moved in parallel with the original position.
- 10. A semiconductor memory device according to claim 5, wherein said semiconductor memory device is an open bit line type memory array in which if it is assumed that the center of said contact hole for a bit line in said active region symmetrical with said line is the origin and that the distance between the contact holes for bit lines and a component parallel to said word lines is Dp while the distance between the contact holes for bit lines and a component parallel to said bit lines is Wp, the centers of said contact holes for bit lines of the four active regions which are the nearest neighbors to said active region are (-Wp, O), (-Wp, -Dp), (Wp, O), (Wp, Dp), respectively, and said four active regions are arranged such that said active region is rotated at 180 degrees and is moved in parallel with the original position.
- 11. A semiconductor memory device according to claim 6, wherein said lower electrode of said charge storage capacitor which comes into contact with said one diffusion layer is so disposed as to extend onto an element isolating oxide film which is not covered with either said word line or said bit line.
- 12. A semiconductor memory device according to claim 1, wherein said charge storage capacitor is so composed that a plate electrode is not in contact with a conductive layer which is lower or upper than said plate electrode at least on said memory array and said charge storage capacitor is dispensed with a hole which is necessary for electrical connection.
- 13. In a semiconductor memory device having a switching transistor and a charge storage capacitor as a minimal unit, the improvement comprising: an active region in which a channel region and source and drain regions of said switching transistor are formed and the major portion of which is so arranged as to be parallel to neither the major portions of word lines constituting said switching transistor nor the major portions of bit lines for writing and reading data; and said charge storage capacitor having a lower electrode which extends onto said word line and/or said bit line and which has a wall-like portion substantially vertical to the substrate of said semiconductor memory device so that both surfaces of said wall-like portion are in contact with a plate electrode through a capacitor insulating film, thereby constituting at least a part of charge storage capacity.
- 14. A semiconductor memory device according to claim 13, wherein said wall-like portion is composed of an at least double concentric portion.
- 15. A semiconductor memory device according to claim 13, wherein said capacitor has SiO2, Si3N4, Ta2O5, or a composite material thereof as a material of an insulating film.
- 16. A process for fabricating a semiconductor memory device having a switching transistor and a charge storage capacitor as a minimal unit, said process comprising the steps of:
forming a word line substantially covered with an insulating film; forming a hole pattern by depositing SiO2 and Si3N4 and etching said SiO2 and Si3N4 in that order while using a hole pattern mask which extends onto at least a part of a substrate between word lines or a region including at least a part of said word line; depositing a conductive thin film and burying a resist in a hole covered with said conductive thin film; etching said conductive thin film while leaving the surface of the inner wall of said hole; and forming a capacitor insulating film and a plate electrode after etching Si3N4; wherein the major region of an active region in which a channel region and source and drain regions of said transistor are formed is so arranged as to be parallel to neither the major portions of word lines constituting said switching transistor nor the major portions of bit lines for writing and reading data.
- 17. A process for fabricating a semiconductor memory device according to claim 16, wherein said step of forming said hole pattern includes the steps of depositing SiO2 on Si3N4, etching said SiO2, forming a semiconductor thin film and removing thereafter said SiO2.
- 18. In a semiconductor device of a one-transistor and one-capacitor type having a charge storage electrode which extends onto a word liner or a bit line, the improvement comprising the periphery of said charge storage electrode which is formed into a thin wall such that the inner wall surface and outer wall surface of said thin wall constitute said charge storage electrode.
- 19. A semiconductor device according to claim 18, wherein the thin wall-like portion is composed of an at least double concentric portion.
- 20. A semiconductor device according to claim 18, wherein said capacitor has SiO2, Si3N4, Ta2O5, or a composite material thereof as a material of an insulating film.
- 21. A semiconductor device according to claim 18, wherein said capacitor having a thin wall-like electrode is incorporated into an LSI which is mainly used for logical operation.
- 22. A process for fabricating a semiconductor device comprising the steps of:
forming a word line substantially covered with an insulating film; forming a hole pattern by depositing SiO2 and Si3N4 and etching said SiO2 and Si3N4 in that order while using a hole pattern mask which extends onto at least a part of a substrate between word lines or a region including at least a part of said word line; depositing a conductive thin film and burying a resist in a hole covered with said conductive thin film; etching said conductive thin film while leaving the surface of the inner wall of said hole; and forming a capacitor insulating film and a plate electrode after etching Si3N4.
- 23. A process for fabricating a semiconductor device according to claim 22, wherein said step of forming said hole pattern includes the steps of depositing SiO2 on Si3N4, etching said SiO2, forming a semiconductor thin film and removing thereafter said SiO2.
Priority Claims (3)
Number |
Date |
Country |
Kind |
01-045400 |
Feb 1989 |
JP |
|
01-045401 |
Feb 1989 |
JP |
|
63-1213 |
Jan 1988 |
JP |
|
SPECIFIC REFERENCE TO THE EARLIER FILED APPLICATION
[0001] This is a continuous-in-part application of Ser. No. 287,881 filed Dec. 21, 1988.
Divisions (1)
|
Number |
Date |
Country |
Parent |
07475148 |
Feb 1990 |
US |
Child |
07805383 |
Dec 1991 |
US |
Continuations (5)
|
Number |
Date |
Country |
Parent |
08763827 |
Dec 1996 |
US |
Child |
09737559 |
Dec 2000 |
US |
Parent |
08443106 |
May 1995 |
US |
Child |
08763827 |
Dec 1996 |
US |
Parent |
08324352 |
Oct 1994 |
US |
Child |
08443106 |
May 1995 |
US |
Parent |
08072482 |
Jun 1993 |
US |
Child |
08324352 |
Oct 1994 |
US |
Parent |
07805383 |
Dec 1991 |
US |
Child |
08072482 |
Jun 1993 |
US |
Continuation in Parts (1)
|
Number |
Date |
Country |
Parent |
07287881 |
Dec 1988 |
US |
Child |
07475148 |
Feb 1990 |
US |