Claims
- 1. A semiconductor integrated circuit device
- a bonding pad on a semiconductor substrate;
- a protective element having an insulating film on said semiconductor substrate and an electrode on the insulating film, the electrode having opposed edges, the protective element further having a first semiconductor region in said semiconductor substrate extending beneath one of the opposed edges, the first semiconductor region being electrically connected to said bonding pad, wherein the protective element further comprises a second semiconductor region provided in the first semiconductor region and extending from a surface of the semiconductor substrate into the semiconductor substrate, the second semiconductor region being of a low impurity concentration as compared to the impurity concentration of the first semiconductor region, and wherein the protective element also further comprises a third semiconductor region provided in the first semiconductor region and extending into the semiconductor substrate deeper than the second semiconductor region, the third semiconductor region including arsenic as an impurity; and
- a MISFET having a gate electrode with opposed edges and a gate insulating film on said semiconductor substrate, and further having source and drain regions and a channel region in said semiconductor substrate, one of the source and drain regions including a first doped subregion of relatively high concentration and a second doped subregion of relatively low concentration, the first and second doped subregions including impurities of the same conductivity type as said first semiconductor region and overlapping each other, and the second doped subregion being between the first doped subregion and the channel region, the gate electrode being connected to said first semiconductor region, and the impurity concentration of said first semiconductor region being higher than that of said second doped subregion.
- 2. A semiconductor integrated circuit device according to claim 1, wherein an arsenic impurity concentration of the third semiconductor region is the same as that of the first doped subregion.
- 3. A semiconductor integrated circuit device comprising:
- a bonding pad on a semiconductor substrate;
- a protective element having an insulating film on said semiconductor substrate and an electrode on the insulating film, the electrode having opposed edges, the protective element further having a first semiconductor region in said semiconductor substrate extending beneath one of the opposed edges, a surface portion of said semiconductor substrate, which is in contact with said insulating film, under said gate electrode, has a conductivity type opposed to that of said first semiconductor region, wherein a p-n junction is formed between said surface portion of said semiconductor substrate and said first semiconductor region, the first semiconductor region being electrically connected to said bonding pad, wherein the protective element further comprises a second semiconductor region provided in the first semiconductor region and extending from a surface of the semiconductor substrate into the semiconductor substrate, the second semiconductor region being of a low impurity concentration as compared to the impurity concentration of the first semiconductor region, and wherein the protective element further comprises a third semiconductor region provided in the first semiconductor region and extending into the semiconductor substrate deeper than the second semiconductor region, the third semiconductor region including arsenic as an impurity; and
- a MISFET having a gate electrode with opposed edges and a gate insulating film on said semiconductor substrate, said gate insulating film having a same film thickness as said insulating film of the protective element, and further having source and drain regions and a channel region in said semiconductor substrate, one of the source and drain regions including a first doped subregion of relatively high concentration and a second doped subregion of relatively low concentration, the first and second doped subregions including impurities of the same conductivity type as said first semiconductor region and overlapping each other, and the second doped subregion being between the first doped subregion and the channel region, the gate electrode being connected to said first semiconductor region, and the impurity concentration of said first semiconductor region being higher than that of said second doped subregion.
- 4. A semiconductor integrated circuit device according to claim 3, wherein an arsenic impurity concentration of the third semiconductor region is the same as that of the first doped subregion.
Priority Claims (2)
Number |
Date |
Country |
Kind |
58-243801 |
Dec 1983 |
JPX |
|
60-16508 |
Feb 1985 |
JPX |
|
Parent Case Info
This application is a continuation application of application Ser. No. 07/404,618, filed on Sep. 8, 1989, abandoned, which is a continuation-in-part of application Ser. No. 07/106,341filed Oct. 9, 1987, abandoned, which is a divisional application of application Ser. No. 06/825,587, filed Feb. 3, 1986, now U.S. Pat. No. 4,717,684, issued Jan. 5, 1988; and is a continuation-in-part application of application Ser. No. 07/390,424, filed Aug. 4, 1989, abandoned, which is a continuation application of application Ser. No. 07/198,597, filed May 23, 1988, abandoned, which is a continuation application of application Ser. No. 06/937,452, filed Dec. 1, 1986, abandoned, which is a continuation application of application Ser. No. 06/686,598, filed Dec. 26, 1984abandoned.
US Referenced Citations (10)
Foreign Referenced Citations (3)
Number |
Date |
Country |
50-39077 |
Apr 1975 |
JPX |
53-66178 |
Jun 1978 |
JPX |
61-18171 |
Jan 1986 |
JPX |
Non-Patent Literature Citations (3)
Entry |
E. Takeda et al., "An As-P(n.sup.+ -n.sup.-) Double Diffused Drain MOSFET for VLSI's", IEEE Transactions on Electron Devices, vol. ED-30 (Jun. 1983) pp. 652-657. |
P. J. Tsang et al., "Fabrication of High-Performance LDDFET's with Oxide Sidewall-Spacer Technology", IEEE Journal of Solid-State Circuits, vol. SC-17 (Apr. 1982) pp. 220-226. |
"Snapback Induced Gate Dielectric Breakdown in Graded Junction MOS Structures" by Shabde, et al. in IEEE/IRPS (1984) pp. 165-168. |
Divisions (1)
|
Number |
Date |
Country |
Parent |
825587 |
Feb 1986 |
|
Continuations (4)
|
Number |
Date |
Country |
Parent |
404618 |
Sep 1989 |
|
Parent |
198597 |
May 1988 |
|
Parent |
937452 |
Dec 1986 |
|
Parent |
686598 |
Dec 1984 |
|
Continuation in Parts (1)
|
Number |
Date |
Country |
Parent |
106341 |
Oct 1987 |
|