Claims
- 1. A semiconductor integrated circuit comprising:a semiconductor chip; a plurality of memory banks formed on said semiconductor chip, each comprising a data input section, each of said plurality of memory banks including a plurality of memory cells requiring periodical refreshing of stored data; a plurality of write buffer circuits formed on said semiconductor chip, each of said plurality of write buffer circuits being coupled to corresponding data Input sections of corresponding ones of said plurality of memory banks, respectively; an external input circuit formed on said semiconductor chip, said external input circuit being coupled to said plurality of write buffer circuits and being supplied with data to be written to the corresponding memory banks; and a control circuit formed on said semiconductor chip to control at least a selected one of the write buffer circuits so as to have the selected write buffer circuit selectively hold data supplied to said external input circuit during a refresh action and/or read operation of the corresponding memory bank, wherein said control circuit controls the selected corresponding write buffer to supply said data to be written to the corresponding memory bank after said refresh action and/or said read operation to the corresponding memory bank are completed.
- 2. A semiconductor integrated circuit according to claim 1,wherein said plurality of memory banks each includes a plurality of ward lines, a plurality of data lines and said plurality of memory cells coupled to said plurality of word lines and said plurality of data lines so that each of said memory cells is coupled to one of the word lines and one of the data lines, and each of said memory cells comprises a capacitance element and a selection transistor, said selection transistor Including a selection terminal coupled to a corresponding word line and a data input/output terminal coupled to a corresponding data line.
- 3. A semiconductor integrated circuit according to claim 2,wherein said plurality of write buffer circuits each comprises: a memory array including a plurality of static memory cells, a plurality of word lines and a plurality of complementary data line pairs; an address decoder to select a given word line in response to an address signal; a sense amplifier to amplify the data from a plurality of selected memory cells; and a data output circuit to output the amplified data.
- 4. A semiconductor integrated circuit according to claim 3,wherein said plurality of static memory cells each includes a pair of inverters having their input/output terminals cross coupled.
- 5. A semiconductor integrated circuit comprising:a semiconductor chip; a plurality of memory banks formed on said semiconductor chip, each comprising a data Input section, each of said plurality of memory banks including a plurality of memory cells requiring periodical refreshing of stored data; a plurality of write buffer circuits formed on said semiconductor chip, each of said plurality of write buffer circuits being coupled to corresponding data input sections of corresponding ones of said plurality of memory banks, respectively, an external input circuit formed on said semiconductor chip, said external input circuit being coupled to said plurality of write buffer circuits and being supplied with data to be written to the corresponding memory banks, and means for controlling at least a selected one of the write buffer circuits so as to have the selected write buffer circuit selectively hold data supplied to said external input circuit during a refresh action and/or read operation of the corresponding memory bank and for supplying said data to be written to the corresponding memory bank after said refresh action and/or said read operation to the corresponding memory bank are completed.
Priority Claims (1)
Number |
Date |
Country |
Kind |
2000-032636 |
Feb 2000 |
JP |
|
Parent Case Info
This is a divisional of parent application Ser. No. 09/775,544, filed Feb. 5, 2001 now U.S. Pat. No. 6,430,103 the entire disclosure of which is hereby incorporated by reference.
US Referenced Citations (5)
Foreign Referenced Citations (2)
Number |
Date |
Country |
2-297791 |
Dec 1990 |
JP |
6-195261 |
Jul 1994 |
JP |