Claims
- 1. A method of manufacturing a semiconductor device, comprising the steps of:
- forming a gate oxide film on a semiconductor substrate;
- forming a first conductive film on the gate oxide film;
- forming a first insulating film on the first conductive film;
- forming a second conductive film on the first insulating film;
- forming a gate electrode, which includes the first conductive film, by etching the second conductive film, the first insulating film and the first conductive film;
- forming a second insulating film over the semiconductor substrate so as to cover the second conductive film;
- selectively removing a portion of the second insulating film for planarization thereof, until the second conductive film is exposed;
- forming a contact hole of self-alignment contact structure to expose a surface of the semiconductor substrate, by etching a surface of the semiconductor device except the exposed second conductive film, with the gate electrode as a mask; and
- forming a wire on the second conductive film and the second insulating film and in the contact hole so as to be brought into contact with the semiconductor substrate.
- 2. The method of manufacturing a semiconductor device of claim 1, which further comprises a step of
- forming an insulating side wall on a side surface of a lamination layer composed of the gate electrode, the first insulating film and the second conductive film, to insulate the wire from the lamination layer or to insulate the lamination layer from the wire.
- 3. The method of manufacturing a semiconductor device of claim 1, wherein in the step of forming the contact hole to expose the semiconductor substrate, an insulating side wall is formed to insulate the wire from the gate electrode or to insulate the gate electrode from the wire, by leaving the second insulating film on a side surface of the contact hole.
- 4. The method of manufacturing a semiconductor device of claim 1, in the step of forming the second conductive film and the wire on the second conductive film, a sum total thickness of the second conductive film and the wire is determined to be large enough to prevent impurities implanted into the wire from being doped into the gate electrode.
Priority Claims (1)
Number |
Date |
Country |
Kind |
4-322305 |
Nov 1992 |
JPX |
|
Parent Case Info
This is a divisional of application Ser. No. 08/149,619, filed on Nov. 9, 1993, now U.S. Pat. No. 5,397,910.
US Referenced Citations (7)
Foreign Referenced Citations (2)
Number |
Date |
Country |
230124A |
Jan 1990 |
JPX |
2137234A |
May 1990 |
JPX |
Divisions (1)
|
Number |
Date |
Country |
Parent |
149619 |
Nov 1993 |
|