Claims
- 1. A semiconductor integrated circuit device comprising:
- a plurality of word lines extending in a first direction;
- a plurality of data lines extending in a second direction which is perpendicular to said first direction;
- first means for selecting a word line from said plurality of word lines and which applies a signal to the selected word line;
- a second means for selecting a pair of data lines from said plurality of data lines;
- sub-word lines extending in said first direction and being substantially parallel to said word lines, and at least two sub-word lines connected to each of said plurality of word lines; and
- each of said sub-lines being connected to a plurality of memory cells, each memory cell being connected to one of said data lines and the signal from said first means being supplied to said at least two sub-word lines substantially simultaneously.
- 2. A semiconductor integrated circuit device according to claim 1, wherein each of said memory cells includes a MISFET with a gate electrode and source and drain regions.
- 3. A semiconductor integrated circuit device according to claim 2, wherein said gate electrode is connected to one of said sub-word lines and one of said source and drain regions is connected to one of said data lines.
- 4. A semiconductor integrated circuit device according to claim 3, wherein said gate electrode is integrally formed with one of said sub-word lines.
- 5. A semiconductor integrated circuit device according to claim 4, wherein said word lines are formed of aluminum.
- 6. A semiconductor integrated circuit device according to claim 5, wherein said sub-word comprise electrically conductive polycrysalline silicon layers.
- 7. A semiconductor integrated circuit device according to claim 1, wherein said first means is X-address decoder.
- 8. A semiconductor integrated circuit device according to claim 7, wherein said second means is Y-address decoder.
Priority Claims (1)
| Number |
Date |
Country |
Kind |
| 58-135815 |
Jul 1983 |
JPX |
|
Parent Case Info
This is a Divisional of U.S. Ser. No. 041,759, filed Apr. 21, 1987, now U.S. Pat. No. 4,782,465, which is a Continuation of U.S. Ser. No. 635,210, filed Jul. 27, 1984 abandoned.
US Referenced Citations (6)
Foreign Referenced Citations (1)
| Number |
Date |
Country |
| 0068645 |
May 1982 |
EPX |
Non-Patent Literature Citations (1)
| Entry |
| M. Yoshimoto et al., "A 64kb Full CMOS RAM with Divided Word Line Structure", ISSCC 83, (Feb. 1983), pp. 58-59. |
Divisions (1)
|
Number |
Date |
Country |
| Parent |
41759 |
Apr 1987 |
|
Continuations (1)
|
Number |
Date |
Country |
| Parent |
635210 |
Jul 1984 |
|