Claims
- 1. A semiconductor integrated circuit comprising a p-channel FET, and an n-channel FET,a first circuit for generating a first pulse signal; and a second circuit for generating a second pulse signal, wherein: said first pulse signal is supplied to a gate of said p-channel FET; said second pulse signal is supplied to a gate of said n-channel FET; HIGH of said first pulse signal is different from HIGH of said second pulse signal; LOW of said first pulse signal is different from LOW of said second pulse signal; timing of changing said first pulse signal from HIGH to LOW is synchronized with timing of changing said second pulse signal from HIGH to LOW; and timing of changing said first pulse signal from LOW to HIGH is synchronized with timing of changing said second pulse signal from LOW to HIGH; said first circuit includes p-channel and n-channel FET's having source-drain paths connected in series; and said second circuit includes p-channel and n-channel FET's having source-drain paths connected in series; said series connected source-drain paths of said p-channel and n-channel FET's of said first circuit are connected between a first potential and a first node; said series connected source-drain paths of said p-channel and n-channel FET's of said second circuit are connected between a second potential and a second node; either one of said second potential and a third potential is supplied to said first node through a first selector; and either one of said first potential or a fourth potential is supplied to said second node through a second selector.
- 2. A semiconductor integrated circuit according to claim 1, further comprising a first wiring for feeding said first potential, a second wiring for feeding said second potential, a third wiring for feeding said third potential, and a fourth wiring for feeding said fourth potential, wherein said first wiring, said second wiring, said third wiring and said fourth wiring are arranged in parallel with one another.
- 3. A semiconductor integrated circuit according to claim 2, wherein said first wiring for feeding said first potential, said second wiring for feeding said second potential, said third wiring for feeding said third potential and said fourth wiring for feeding said fourth potential are arranged in one wiring layer.
- 4. A semiconductor integrated circuit according to claim 2, further comprising a fifth wiring for supplying a substrate bias potential of said p-channel FET's, and a sixth wiring for supplying a substrate bias potential of said n-channel FET's, wherein said first wiring, said second wiring, said third wiring, said fourth wiring, said fifth wiring and said sixth wiring are arranged in parallel with one another.
- 5. A semiconductor integrated circuit according to claim 2, further comprising a fifth wiring for supplying a substrate bias potential of said p-channel FET's, and a sixth wiring for supplying a substrate bias potential of said n-channel FET's, wherein said first wiring, said second wiring, said third wiring, said fourth wiring, said fifth wiring and said sixth wiring are arranged in one wiring layer.
- 6. A semiconductor integrated circuit according to claim 4, wherein:said first, second, third, fourth, fifth and sixth wirings are grouped by threes into first and second groups; and a plurality of cells each containing at least one of said first and second circuits and said p-channel and n-channel FET's are arranged between said first and second groups.
- 7. A semiconductor integrated circuit according to claim 1, wherein:said semiconductor integrated circuit is parted into a logic block having a calculating function and a memory block having a memory function, said logic block including said first and second circuits, and said p-channel and n-channel FET's.
Priority Claims (1)
Number |
Date |
Country |
Kind |
10-318692 |
Nov 1998 |
JP |
|
Parent Case Info
This is a divisional application of U.S. Ser. No. 09/436,501, filed Nov. 9, 1999 now U.S. Pat. No. 6,297,674.
US Referenced Citations (12)
Foreign Referenced Citations (1)
Number |
Date |
Country |
7-162288 |
Jun 1995 |
JP |
Non-Patent Literature Citations (3)
Entry |
Sakata et al, 1993 Symposium on VLSI Circuits Digest of Technical Papers, pp. 45-46. |
Kuroda et al, IEEE International Solid-State Circuits Conference Digest of Technical Papers, 1996, pp. 166-167. |
IEEE Journal of Solid-State Circuits, vol. 30, No. 8, Aug. 1995, Mutoh er al, pp. 847-853. |