Claims
- 1. A semiconductor device having a silicon layer and a conductive film laminated with an insulating layer interposed therebetween, said insulating layer having contact holes bored therein so that said silicon layer and said conductive film can be connected through a titanium silicide film formed within each of said contact holes, characterized in that said titanium silicide film has an upper limit of thickness which is specified in accordance with internal stress within said conductive film after formation of film.
- 2. A semiconductor device according to claim 1, wherein said silicon layer includes a silicon substrate of said semiconductor device on which said insulating film and said conductive film are laminated.
- 3. A semiconductor device according to claim 2, wherein a polycrystalline silicon layer is deposited within each of said contact above said silicon substrate, and titanium silicide film is formed between said polycrystalline silicon layer and said conductive film.
- 4. A semiconductor device according to any one of claims 2 and 3, wherein gate electrodes of polycrystalline silicon are provided on said silicon substrate, and said contact holes are provided in above plane of said gate electrodes.
- 5. A semiconductor device having memory cells of a stacked-capacitor structure in which information-storing capacitance elements are provided above MOS transistors, respectively, contact holes within which a polycrystalline silicon layer is deposited to connect the diffusion layers of said MOS transistors and a bit line, and an electric wiring conductor and said bit line which are connected to diffusion layers of MOS transistors in a peripheral circuit region and furmed with same multilayer structure of W/TiN/Ti, said bit line and said electric wiring conductor being connected through titanium silicide films to said polycrystalline silicon layers and said diffusion layers of said MOS transistors in said peripheral circuit region, respectively, characterized in that said titanium silicide films have an upper limit of thickness specified in accordance with the internal stress within said conductive film after formation of film.
- 6. A semiconductor device according to any one of claims 1 through 5, wherein said upper limit, t (nm) of the thickness of said titanium silicide film is expressed by
- 7. A semiconductor device according to any one of claims 1 through 6, wherein the upper limit of the diameter of said contact holes is 0.4 μm.
- 8. A method of producing a semiconductor device comprising the steps of:
providing an insulating film on a silicon substrate; boring contact holes in said insulating film; depositing a titanium film at least within each of said contact holes in order to be made in contact with said silicon substrate; depositing a conductive film over said substrate to be made in contact with said titanium film; and then heating said silicon substrate after said titanium film and said conductive film are deposited on said silicon substrate so that a titanium silicide film can be formed between said titanium film and said silicon substrate by silicide reaction, wherein an upper limit of thickness of said titanium film is specified in accordance with internal stress within said conductive film after formation of film.
- 9. A method of producing a semiconductor device according to claim 8, wherein an upper limit, y (nm) of thickness of said titanium film is expressed by
- 10. A method of producing a semiconductor device according to any one of claims 8 and 9, wherein an upper limit of a diameter of said contact holes is 0.4 μm.
Priority Claims (3)
Number |
Date |
Country |
Kind |
08-296520 |
Nov 1996 |
JP |
|
07-295220 |
Nov 1995 |
JP |
|
08-031655 |
Feb 1996 |
JP |
|
CROSS-REFERENCE TO RELATED APPLICATION
[0001] The present application is a continuation-in-part of copending U.S. Ser. No. 08/747392 filed on Nov. 12, 1996, entitled “SEMICONDUCTOR INTEGRATED CIRCUIT DEVICE FOR CONNECTING SEMICONDUCTOR REGION AND ELECTRICAL WIRING METAL VIA TITANIUM SILICIDE LAYER AND METHOD OF FABRICATION THEREOF”, by H. TODOROBARU et al., the disclosures of which are hereby incorporated by reference.
Continuation in Parts (1)
|
Number |
Date |
Country |
Parent |
08747392 |
Nov 1996 |
US |
Child |
08964457 |
Nov 1997 |
US |