Claims
- 1. A method of manufacturing a semiconductor device, comprising the steps of:
providing a semiconductor with a dielectric layer formed thereon, wherein said dielectric layer overlays a region on said semiconductor, said region includes a layer of titanium nitride atop a first conductive material layer; forming an opening in said dielectric layer, said opening defined by walls of said dielectric layer and exposing a portion of said region on said semiconductor; forming a barrier layer over said dielectric layer and coating said opening, including forming along said walls, said barrier layer formed to a thickness insufficient to fill said opening; and forming a layer of a second conductive material in contact with said barrier layer, said second conductive material layer substantially filling said opening.
- 2. The method as claimed in claim 1 wherein said first conductive material layer comprises a material selected from a group consisting of aluminum, copper, an alloy thereof, and a combination thereof.
- 3. The method as claimed in claim 1 wherein said barrier layer comprises a material selected from a group consisting of titanium, tantalum, tantalum nitride, tungsten nitride, and a combination thereof.
- 4. The method as claimed in claim 1 wherein said second conductive material layer comprises a material selected from a group consisting of copper, gold, silver, an alloy thereof, and a combination thereof.
- 5. The method as claimed in claim 1 including the step of forming a seed layer over said barrier layer and coating said barrier layer, said seed layer formed to a thickness insufficient to fill said opening.
- 6. The method as claimed in claim 5 wherein said seed layer comprises a material selected from a group consisting of copper, gold, silver, an alloy thereof, and a combination thereof.
- 7. A method of manufacturing a semiconductor device, comprising the steps of:
providing a semiconductor with a dielectric layer formed thereon, wherein said dielectric layer overlays a region on said semiconductor, said region includes a layer of titanium nitride atop a first conductive material layer, said first conductive material layer comprises a material selected from a group consisting of aluminum, copper, an alloy thereof, and a combination thereof; forming an opening in said dielectric layer, said opening defined by walls of said dielectric layer and exposing a portion of said region on said semiconductor; forming a barrier layer over said dielectric layer and coating said opening, including forming along said walls, said barrier layer formed to a thickness insufficient to fill said opening; and forming a layer of a second conductive material in contact with said barrier layer, said second conductive material layer substantially filling said opening.
- 8. The method as claimed in claim 7 wherein said barrier layer comprises a material selected from a group consisting of titanium, tantalum, tantalum nitride, tungsten nitride, and a combination thereof.
- 9. The method as claimed in claim 7 wherein said second conductive material layer comprises a material selected from a group consisting of copper, gold, silver, an alloy thereof, and a combination thereof.
- 10. The method as claimed in claim 7 including the step of forming a seed layer over said barrier layer and coating said barrier layer, said seed layer formed to a thickness insufficient to fill said opening.
- 11. The method as claimed in claim 10 wherein said seed layer comprises a material selected from a group consisting of copper, gold, silver, an alloy thereof, and a combination thereof.
- 12. A semiconductor device, comprising:
a semiconductor with a dielectric layer formed thereon, wherein said dielectric layer overlays a region on said semiconductor, said region includes a layer of titanium nitride atop a first conductive material layer; an opening formed in said dielectric layer, said opening defined by walls of said dielectric layer and exposing a portion of said region on said semiconductor; a barrier layer formed over said dielectric layer and coating said opening, including along said walls, said barrier layer formed to a thickness insufficient to fill said opening; and a layer of a second conductive material in contact with said barrier layer, said second conductive material layer substantially filling said opening.
- 13. The semiconductor device as claimed in claim 12 wherein said first conductive material layer comprises a material selected from a group consisting of aluminum, copper, an alloy thereof, and a combination thereof.
- 14. The semiconductor device as claimed in claim 12 wherein said barrier layer comprises a material selected from a group consisting of titanium, tantalum, tantalum nitride, tungsten nitride, and a combination thereof.
- 15. The semiconductor device as claimed in claim 12 wherein said second conductive material layer comprises a material selected from a group consisting of copper, gold, silver, an alloy thereof, and a combination thereof.
- 16. The semiconductor device as claimed in claim 12 further comprising a seed layer formed over said barrier layer and coating said barrier layer, said seed layer formed to a thickness insufficient to fill said opening.
- 17. The method as claimed in claim 16 wherein said seed layer comprises a material selected from a group consisting of copper, gold, silver, an alloy thereof, and a combination thereof.
CROSS-REFERENCE TO RELATED APPLICATION
[0001] The present application contains subject matter related to co-pending U.S. patent application Ser. No. 09/132,562 by Takeshi Nogami, Susan Chen, and Shekhar Pramanick entitled “PAD STRUCTURE FOR COPPER INTERCONNECTION AND ITS FORMATION”. The related application is also assigned to Advanced Micro Devices, Inc.