The subject matter generally relates to a semiconductor manufacturing system.
In a semiconductor manufacturing system, a machine tool often includes a plurality of loading units, which includes boxes of semiconductor wafers. Each machine tool provides a network point for system connection. Further, a machine tool in a semiconductor processing system uses a main controller to control the plurality of loading units. Once the main controller fails, all electrical connections between the plurality of loading units and the semiconductor processing system will be terminated, thereby resulting in the plurality of loading units not working properly, and resulting in significant loss of semiconductor manufacturing. Improvement in the art is preferred.
Implementations of the present disclosure will now be described, by way of example only, with reference to the attached figures.
It will be appreciated that for simplicity and clarity of illustration, where appropriate, reference numerals have been repeated among the different figures to indicate corresponding or analogous elements. In addition, numerous specific details are set forth in order to provide a thorough understanding of the embodiments described herein. However, it will be understood by those of ordinary skill in the art that the embodiments described herein can be practiced without these specific details. In other instances, methods, procedures, and components have not been described in detail so as not to obscure the related relevant feature being described. Also, the description is not to be considered as limiting the scope of the embodiments described herein. The drawings are not necessarily to scale, and the proportions of certain parts may be exaggerated to illustrate details and features of the present disclosure better.
The disclosure is illustrated by way of example and not by way of limitation in the figures of the accompanying drawings, in which like references indicate similar elements. It should be noted that references to “an” or “one” embodiment in this disclosure are not necessarily to the same embodiment, and such references mean “at least one.”
The term “comprising” when utilized, means “including, but not necessarily limited to”; it specifically indicates open-ended inclusion or membership in the so-described combination, group, series, and the like.
The operating terminal 10 includes an operating interface 11, a default controlling system 12, and a terminal data port 13.
Users can control the semiconductor processing system 100 through the operating interface 11. The user can turn on or turnoff the semiconductor processing system 100, invoke or save historical processing parameters, set up the first controller 20 or one of the plurality of second controllers 30 as a main controller, modify machining parameters of a main controller of the semiconductor processing system 100, etc.
The default controlling system 12 can be used to respond to operation of the operating interface 11 and to generate and send controlling data to the main controller of the semiconductor processing system 100.
The default controlling system 12 can set the first controller 20 or one of the plurality of second controllers 30 as slave controllers. The slave controllers are controlled from the main controller.
In one exemplary embodiment, the terminal data port 13 is used to electrically connect to the main controller of the semiconductor processing system 100, thereby realizing data transmission between the default controlling system 12 and the main controller of the semiconductor processing system 100.
The first controller 20 is electrically connected to each of the first wafer box loading unit 40. The first controller 20 controls operations of the first wafer box loading unit 40.
The first controller 20 includes a first data access port 21 and a multi-way data output socket 22.
The first data access port 21 is electrically connected to the terminal data port 13, thereby realizing data transmission between the first data access port 21 and the terminal data port 13.
The first data access port 21 is electrically connected to the multi-way data output socket 22, thereby realizing data transmission between the first data access port 21 and the multi-way data output socket 22.
The multi-way data output socket 22 is used to electrically connect the plurality of second controllers 30 to the first controller 20.
The plurality of second controllers 30 is electrically connected to the first controller 20.
The plurality of second controllers 30 and the plurality of second wafer box loading units 50 correspond to each other and are electrically connected with each other.
Each of the plurality of second controllers 30 is used to control and operate a second wafer box loading unit 50.
Each of the plurality of second controllers 30 includes a second data access port 31 and a third data access port 32 connected to the second data access port 31. All of the second data access ports 31 are electrically connected to the multi-way data output socket 22. The third data access port 32 can be connected to the terminal data port 13 when the first controller 20 fails.
The default controlling system 12 controls the first controller 20 as a main controller and directly controls the main controller. The first controller 20 controls the first wafer box loading unit 40. At the same time, the default controlling system 12 controls the plurality of second controllers 30 as slave controllers. The main controller controls the plurality of second controllers 30.
When the second controller 30 that is the main controller fails, an operation similar to that of the previous paragraph is repeated, and another second controller 30 from the plurality of second controllers 30 is set at main, and the rest of the plurality of second controllers 30 is set at slave.
Number of the plurality of terminal data ports 13 is greater than or equal to sum of numbers of the first controllers 20 and number of the plurality of second controllers 30.
In at least one exemplary embodiment, the operating interface 11 is available for users to manually control the first switch 60 and the second switch 61 to be on or off.
When the second controller 30 that is the main controller fails, an operation similar to that of the previous paragraph is repeated, and another second controller 30 from the plurality of second controllers 30 is set at main, and the rest of the plurality of second controllers 30 is set at slave.
In other exemplary embodiment, when the first controller 20 fails, the first switch 60 can remain on.
A third exemplary embodiment of a semiconductor manufacturing system. Structure of the semiconductor manufacturing system is similar to structure of the semiconductor manufacturing system 200 in the second exemplary embodiment. Differences between the semiconductor manufacturing system and the semiconductor manufacturing system 200 are that the switching on or the switching off of the first switch 60 and the second switch 61 is controlled from a procedure in the default controlling system 12. The default controlling system 12 can automatically select a normally-functioning controller as a main controller from the first controller 20 and the plurality of second controllers 30.
With the above configuration, the semiconductor manufacturing system includes a first controller 20 and a plurality of second controllers 30. Each of the plurality of second controllers 30 can be as a slave controller when the first controller 20 (main controller) is normally working, and one of the plurality of second controllers 30 can be a main controller when the first controller 20 fails. The semiconductor manufacturing system does not prevent the slave controller from operating due to a failure of the main controller, thus minimizing any damage caused by the failure of the main controller.
It is to be understood, even though information and advantages of the present embodiments have been set forth in the foregoing description, together with details of the structures and functions of the present embodiments, the disclosure is illustrative only. Changes may be made in detail, especially in matters of shape, size, and arrangement of parts within the principles of the present embodiments to the full extent indicated by the plain meaning of the terms in which the appended claims are expressed.
Number | Date | Country | Kind |
---|---|---|---|
106142828 | Dec 2017 | TW | national |