Claims
- 1. A semiconductor memory device comprising:
- a dynamic memory cell array including a plurality of bit line pairs,
- a series of sense amplifiers connected to said plurality of bit line pairs,
- a plurality of read/write line pairs connected to the plurality of bit line pairs,
- a plurality of read buffers, each corresponding to one of said read/write line pairs, and connected to said corresponding read/write line pair,
- a plurality of first read lines, each corresponding to one of said read buffers, and connected to said corresponding read buffer,
- a read register connected to said plurality of first read lines,
- a static memory cell array, and
- a first write line connected between said read register and said static memory cell array for transferring data from said read register to said static memory cell array.
- 2. The semiconductor memory device according to claim 1, further comprising:
- a plurality of write buffers, each corresponding to one of said read/write line pairs, and connected to said corresponding read/write line pair,
- a plurality of second write lines, each corresponding to one of said write buffers, and connected to said corresponding write buffer,
- a write register connected to said plurality of second write lines, and
- a second read line connected between said static memory cell array and said write register for transferring data from said static memory cell array to said write register, wherein
- said read/write line pairs are bidirectional.
- 3. The semiconductor memory device according to claim 2, wherein said first and second read lines are unidirectional and said first and second write lines are unidirectional.
- 4. The semiconductor memory device according to claim 3, wherein said first read and second write lines are formed on said dynamic memory cell array.
- 5. The semiconductor memory device according to claim 3, wherein said first write and second read lines are formed on said dynamic memory cell array.
- 6. The semiconductor memory device according to claim 5, wherein said read and write buffers are unified with said read and write registers and said first write and second read lines are longer than said first read and second write lines.
Priority Claims (2)
| Number |
Date |
Country |
Kind |
| 9-045826 |
Feb 1997 |
JPX |
|
| 9-112570 |
Apr 1997 |
JPX |
|
Parent Case Info
This application is a continuation of application Ser. No. 08/962,729 filed Nov. 3, 1997, now U.S. Pat. No. 5,953,257.
US Referenced Citations (1)
| Number |
Name |
Date |
Kind |
|
5953257 |
Inoue et al. |
Sep 1999 |
|
Continuations (1)
|
Number |
Date |
Country |
| Parent |
962729 |
Nov 1997 |
|