Claims
- 1. A method of manufacturing a semiconductor memory device using a ferroelectric thin film capacitor as a memory capacitor which comprises a stacked structure having at least a lower electrode, a ferroelectric thin film, and an upper electrode, comprising the steps of:
providing an adhesive layer containing a material on a substrate; forming the lower electrode on the adhesive layer; producing an initial nuclei layer of the material on a surface of the lower electrode by diffusing an element of the material contained in the adhesive layer through the lower electrode through performing heat-treatment at a temperature ranging from 300° C. to 1000° C. after the lower electrode has been formed on the adhesive layer; forming crystal grains of said ferroelectric thin film on the lower electrode including said produced initial nuclei layer, said crystal grains having columnar shapes elongated substantially in parallel to the thickness direction of said ferroelectric thin film; and forming said upper electrode on said formed crystal grains.
- 2. A method of manufacturing a semiconductor memory device according to claim 1, wherein the step of forming the crystal grains includes the steps of forming a ferroelectric thin film before crystallization on the lower electrode including said produced initial nuclei layer and subjecting the ferroelectric thin film before crystallization to rapid thermal annealing after it has been formed so as to crystallize the ferroelectric thin film.
- 3. A method of manufacturing a semiconductor memory device according to claim 2, wherein the rapid thermal annealing is performed in a N2 atmosphere.
- 4. A method of manufacturing a semiconductor memory device using a ferroelectric thin film capacitor as a memory capacitor which comprises a stacked structure having at least a lower electrode, a ferroelectric thin film, and an upper electrode, comprising the steps of:
providing an adhesive layer containing a material on a substrate; forming the lower electrode on the adhesive layer; producing an initial nuclei layer of the material on a surface of the lower electrode by diffusing an element of the material contained in the adhesive layer through the lower electrode through performing heat-treatment at a temperature ranging from 300° C. to 1000° C. after the lower electrode has been formed on the adhesive layer; forming crystal grains of said ferroelectric thin film on the lower electrode including said produced initial nuclei layer, said crystal grains not having grain interface in parallel to the thickness direction of said ferroelectric thin film; and forming said upper electrode on said formed crystal grains.
- 5. A method of manufacturing a semiconductor memory device according to claim 4, wherein the step of forming the crystal grains includes the steps of forming a ferroelectric thin film before crystallization on the lower electrode including said produced initial nuclei layer and subjecting the ferroelectric thin film before crystallization to rapid thermal annealing after it has been formed so as to crystallize the ferroelectric thin film.
- 6. A method of manufacturing a semiconductor memory device according to claim 5, wherein the rapid thermal annealing is performed in a N2 atmosphere.
- 7. A method of manufacturing a semiconductor memory device using a ferroelectric thin film capacitor as a memory capacitor which comprises a stacked structure having at least a lower electrode, a ferroelectric thin film, and an upper electrode, comprising the steps of:
providing an adhesive layer containing a material on a substrate; forming the lower electrode on the adhesive layer; producing an initial nuclei layer of the material on a surface of the lower electrode by diffusing an element of the material contained in the adhesive layer through the lower electrode through performing heat-treatment at a temperature ranging from 300° C. to 1000° C. after the lower electrode has been formed on the adhesive layer; forming said ferroelectric thin film on the lower electrode including said produced initial nuclei layer by growing crystal grains which have columnar shapes elongated substantially in parallel to the thickness direction of said ferroelectric thin film; and forming said upper electrode on said formed ferroelectric thin film.
- 8. A method of manufacturing a semiconductor memory device according to claim 7, wherein the step of forming the ferroelectric thin film includes the steps of forming a ferroelectric thin film before crystallization on the lower electrode including said produced initial nuclei layer and subjecting the ferroelectric thin film before crystallization to rapid thermal annealing after it has been formed so as to crystallize the ferroelectric thin film.
- 9. A method of manufacturing a semiconductor memory device according to claim 8, wherein the rapid thermal annealing is performed in a N2 atmosphere.
Priority Claims (1)
Number |
Date |
Country |
Kind |
10-097117 |
Apr 1998 |
JP |
|
CROSS-REFERENCE TO RELATED APPLICATIONS
[0001] This application is a (i) continuation of U.S. appln. Ser. No. 09/848,420, filed May 4, 2001, and is, also, a (ii) continuation of U.S. appln. Ser. No. 09/850,224, filed May 8, 2001, said appln. Ser. No. 09/848,420 is, in turn, a continuation and said application Ser. No. 09/850,224 is, in turn, a divisional of prior, original U.S. appln. Ser. No. 09/288,672, filed Apr. 9, 1999, now U.S. Pat. No. 6,239,457; and the entire disclosures of which are hereby incorporated by reference.
Divisions (1)
|
Number |
Date |
Country |
Parent |
09288672 |
Apr 1999 |
US |
Child |
09850224 |
May 2001 |
US |
Continuations (2)
|
Number |
Date |
Country |
Parent |
09848420 |
May 2001 |
US |
Child |
10183669 |
Jun 2002 |
US |
Parent |
09850224 |
May 2001 |
US |
Child |
10183669 |
Jun 2002 |
US |