Claims
- 1. A semiconductor memory comprising:
- an external data output terminal;
- a plurality of memory mats each of which has a memory cell array, a sense amplifier and a data output buffer; and
- a defective mat information storing circuit for storing information identifying defective memory mats among said plurality of memory mats and for providing an output signal identifying a defective memory mat,
- wherein, for a normal memory mat in said plurality of memory mats, an output state of said data output buffer is made to be low impedance so that data is delivered from said normal memory mat to said external data output terminal, and
- wherein, for a defective memory mat in said plurality of memory mats, an output state of said output buffer is made to be high impedance on the basis of said output signal identifying said defective memory mat from said defective mat information storing circuit,
- wherein each of said plurality of memory mats has a power switch, and
- wherein, for said defective memory mat, said power switch is made to be in an off state on the basis of said output signal of said defective mat information storing circuit so that a power current flow to the sense amplifier in said defective memory mat is prevented without preventing power current flow to memory mats which are not defective.
- 2. A semiconductor memory according to claim 1, wherein first address signals are supplied to each of said plurality of memory mats for selecting a memory cell in said memory cell array.
- 3. A semiconductor memory according to claim 2, further comprising a decoder, wherein said decoder receives second address signals and supplies mat select signals with said plurality of memory mats.
- 4. A semiconductor memory according to claim 3, wherein said defective mat information storing circuit includes fuse elements provided respectively for each memory mat.
- 5. A semiconductor memory comprising:
- an external data output terminal;
- a plurality of memory mats each of which has a memory cell array, a sense amplifier and a data output buffer;
- a defective mat information storing circuit for storing information identifying defective memory mats among said plurality of memory mats and for providing an output signal identifying a defective memory mat; and
- a plurality of switch circuits each of which is respectively provided between one of said data output buffers and said external data output terminal,
- wherein a predetermined switch circuit connected to a defective memory mat in said plurality of memory mats is controlled by said defective mat information storing circuit so that an output state of said predetermined switch circuit is made to be a floating state, further comprising:
- a power circuit having a power switch,
- wherein said power switch is made to be in an off state on the basis of an output signal of said defective mat information storing circuit so that a power current flow to the sense amplifier of said defective memory mat is prevented without preventing power current flow to memory mats which are not defective.
- 6. A semiconductor memory according to claim 5, wherein first address signals are supplied to each of said plurality of memory mats for selecting a memory cell in said memory cell array.
- 7. A semiconductor memory according to claim 6, further comprising a decoder, wherein said decoder receives second address signals and supplies select signals to said plurality of switch circuits.
- 8. A semiconductor memory according to claim 7, wherein said defective mat information storing circuit includes fuse elements provided respectively for each memory mat.
- 9. A memory module comprising:
- a first semiconductor memory having a first external data output terminal and a plurality of first memory mats;
- a second semiconductor memory having a second external data output terminal and a plurality of second memory mats; and
- a relief semiconductor memory having a third external data output terminal connected to said first external data output terminal, a fourth external data output terminal connected to said second external data output terminal, a third memory mat and a fourth memory mat,
- wherein said third memory mat is selected instead of a defective memory mat in said plurality of first memory mats so that data is read out from said third memory mat to said third external data output terminal, and
- wherein said fourth memory mat is selected instead of a defective memory mat in said plurality of second memory mats so that data is read out from said fourth memory mat to said fourth external data output terminal.
- 10. A memory module according to claim 9,
- wherein each of said first and second semiconductor memories has a first external address input terminal with a first pin name according to a package pin arrangement and a second external address input terminal with a second pin name according to said package pin arrangement,
- wherein a first address signal is supplied to said first external address input terminal of said first semiconductor memory and said second external address input terminal of said second semiconductor memory, and
- wherein a second address signal is supplied to said second external address input terminal of said first semiconductor memory and said first external address input terminal of said second semiconductor memory.
- 11. A memory module according to claim 10,
- wherein said first semiconductor memory includes a first decoder and said second semiconductor memory includes a second decoder,
- wherein each of said first and second decoders receives said first and second address signals, and
- wherein said first decoder supplies first mat select signals with said plurality of first memory mats and said second decoder supplies second mat select signals with said plurality of second memory mats.
- 12. A memory module according to claim 11,
- wherein said relief semiconductor memory includes a program circuit and a comparator,
- wherein said address comparator receives said first and second address signals and output signals of said program circuit,
- wherein said comparator supplies third mat select signals to said third and fourth memory mats.
- 13. A memory module according to claim 12,
- wherein said module includes a substrate having a main surface on which said first semiconductor memory, said second semiconductor memory and said relief memory are mounted.
- 14. A memory module according to claim 12,
- wherein said module includes a substrate having one surface on which said first semiconductor memory and said second semiconductor memory are mounted, and another surface on which said relief memory is mounted.
- 15. A memory module according to claim 13,
- wherein said program circuit includes an electrically programmable ROM, and
- wherein a write control terminal for said electrically programmable ROM is provided on said substrate.
- 16. A memory module according to claim 9,
- wherein each of said plurality of first memory mats includes a first memory cell array, a first sense amplifier and a first data output buffer,
- wherein each of said plurality of second memory mats includes a second memory cell array, a second sense amplifier and a second data output buffer,
- wherein, for a defective memory mat in said plurality of first memory mats, an output state of said output buffer is made to be a floating state, and
- wherein, for a defective memory mat in said plurality of second memory mats, an output state of said output buffer is made to be a floating state.
- 17. A memory module according to claim 16,
- wherein each of said plurality of first memory mats includes a first power switch,
- wherein each of said plurality of second memory mats includes a second power switch,
- wherein, for said defective memory mat in said plurality of first memory mats, said first power switch is made to be in an off state so that a power current flow to the sense amplifier of the defective memory mat is prevented, and
- wherein, for said defective memory mat in said plurality of second memory mats, said second power switch is made to be in an off state so that a power current flow to the sense amplifier of the defective memory mat is prevented.
- 18. A semiconductor memory comprising:
- an external data output terminal;
- a plurality of memory mats each of which has a memory cell array, a sense amplifier and a data output buffer; and
- a defective mat information storing circuit,
- wherein, for a defective memory mat in said plurality of memory mats, an output state of said output buffer is made to be in a floating state on the basis of an output signal of said defective mat information storing circuit,
- wherein each of said plurality of memory mats has a power switch, and
- wherein, for said defective memory mat, said power switch is made to be in an off state on the basis of said output signal of said defective mat information storing circuit so that a power current flow to said sense amplifier in said defective memory mat is prevented without preventing power current flow to memory mats which are not defective.
- 19. A memory module in which memory accesses are made in units of a first number of bits comprising:
- a first semiconductor memory having a first external data output terminal and a plurality of first memory mats each of which has a memory cell array in which memory accesses are made in units of a second number of bits which is less than said first number of bits, a sense amplifier and a data output buffer; and
- a relief semiconductor memory having a second external data output terminal connected to said first external data output terminal and a second memory mat,
- wherein said second memory mat is selected instead of a defective memory mat in said plurality of first memory mats so that data is read out from said second memory mat to said second external data output terminal, and
- wherein, for a defective memory mat in said plurality of first memory mats, an output state of said output buffer is made to be in a floating state.
- 20. A memory module according to claim 19,
- wherein said first semiconductor memory includes a defective mat information storing circuit, and
- wherein said output states of said output buffers of said first memory mats are controlled on the basis of an output signal of said defective mat information storing circuit.
Priority Claims (1)
Number |
Date |
Country |
Kind |
7-031403 |
Jan 1995 |
JPX |
|
Parent Case Info
This is a continuation of application Ser. No. 08/590,608, filed Jan. 24, 1996.
US Referenced Citations (5)
Foreign Referenced Citations (3)
Number |
Date |
Country |
415408A2 |
Mar 1991 |
EPX |
61-150200 |
Jul 1986 |
JPX |
4-181589 |
Jun 1992 |
JPX |
Continuations (1)
|
Number |
Date |
Country |
Parent |
590608 |
Jan 1996 |
|