Semiconductor memory device and method for biasing same

Information

  • Patent Grant
  • 9559216
  • Patent Number
    9,559,216
  • Date Filed
    Monday, June 6, 2011
    12 years ago
  • Date Issued
    Tuesday, January 31, 2017
    7 years ago
Abstract
Techniques for providing a semiconductor memory device are disclosed. In one particular embodiment, the techniques may be realized as a semiconductor memory device including a plurality of memory cells arranged in an array of rows and columns. Each memory cell may include a first region coupled to a source line, a second region coupled to a bit line, and a body region capacitively coupled to at least one word line via a tunneling insulating layer and disposed between the first region and the second region.
Description
FIELD OF THE DISCLOSURE

The present disclosure relates generally to semiconductor memory devices and, more particularly, to techniques for providing a semiconductor memory device.


BACKGROUND OF THE DISCLOSURE

The semiconductor industry has experienced technological advances that have permitted increases in density and/or complexity of semiconductor memory devices. Also, the technological advances have allowed decreases in power consumption and package sizes of various types of semiconductor memory devices. There is a continuing trend to employ and/or fabricate advanced semiconductor memory devices using techniques, materials, and devices that improve performance, reduce leakage current, and enhance overall scaling. Silicon-on-insulator (SOI) and bulk substrates are examples of materials that may be used to fabricate such semiconductor memory devices. Such semiconductor memory devices may include, for example, partially depleted (PD) devices, fully depleted (FD) devices, multiple gate devices (e.g., double, triple gate, or surrounding gate), and Fin-FET devices.


A semiconductor memory device may include a memory cell having a memory transistor with an electrically floating body region wherein electrical charge may be stored. When excess majority electrical charges carriers are stored in the electrically floating body region, the memory cell may store a logic high (e.g., binary “1” data state). When the electrical floating body region is depleted of majority electrical charge carriers, the memory cell may store a logic low (e.g., binary “0” data state). Also, a semiconductor memory device may be fabricated on silicon-on-insulator (SOI) substrates or bulk substrates (e.g., enabling body isolation). For example, a semiconductor memory device may be fabricated as a three-dimensional (3-D) device (e.g., a multiple gate device, a Fin-FET device, and a vertical pillar device).


In one conventional technique, the memory cell of the semiconductor memory device may be manufactured with many problems. For example, the conventional semiconductor memory device may have a channel length that may be susceptible to short-channel effects (SCE). Also, the conventional semiconductor memory device may experience interference between floating gates of adjacent memory cells. Further, the conventional semiconductor memory device may experience leakage of charge carriers stored in the memory cell due to memory cell noises and variations.


In view of the foregoing, it may be understood that there may be significant problems and shortcomings associated with conventional techniques for providing a semiconductor memory device.





BRIEF DESCRIPTION OF THE DRAWINGS

In order to facilitate a fuller understanding of the present disclosure, reference is now made to the accompanying drawings, in which like elements are referenced with like numerals. These drawings should not be construed as limiting the present disclosure, but are intended to be illustrative only.



FIG. 1 shows a block diagram of a semiconductor memory device including a memory cell array, data write and sense circuitry, and memory cell selection and control circuitry in accordance with an embodiment of the present disclosure.



FIG. 2 shows a top view of at least a portion of the memory cell array shown in FIG. 1 in accordance with an embodiment of the present disclosure.



FIG. 3 shows cross-sectional views of at least a portion of the memory cell array as shown in FIG. 2 in accordance with an embodiment of the present disclosure.



FIG. 4 shows a schematic view of at least a portion of the memory cell array having a plurality of memory cells in accordance with an embodiment of the present disclosure.



FIG. 5 shows voltage potential levels of various methods for performing a write operation and a read operation on a memory cell as shown in FIGS. 2-4 in accordance with an embodiment of the present disclosure.



FIG. 6 shows a top view of at least a portion of the memory cell array as shown in FIG. 1 in accordance with an alternate embodiment of the present disclosure.



FIG. 7 shows cross-sectional views of at least a portion of the memory cell array as shown in FIG. 6 in accordance with an embodiment of the present disclosure.



FIG. 8 shows a schematic diagram of at least a portion of the memory cell array having a plurality of memory cells in accordance with an alternate embodiment of the present disclosure.



FIG. 9 shows voltage potential levels of various methods for performing a write operation and a read operation on a memory cell as shown in FIGS. 6-8 in accordance with an embodiment of the present disclosure.





DETAILED DESCRIPTION OF EMBODIMENTS

Referring to FIG. 1, there is shown a block diagram of a semiconductor memory device 10 comprising a memory cell array 20, data write and sense circuitry 36, and memory cell selection and control circuitry 38 in accordance with an embodiment of the present disclosure. The memory cell array 20 may comprise a plurality of memory cells 12 each coupled to the memory cell selection and control circuitry 38 via a word line (WL) 28, and to the data write and sense circuitry 36 via a bit line (CN) 30 and a source line (EN) 32. It may be appreciated that the bit line (CN) 30 and the source line (EN) 32 are designations used to distinguish between two signal lines and they may be used interchangeably.


The data write and sense circuitry 36 may read data from and may write data to selected memory cells 12. In a particular embodiment, the data write and sense circuitry 36 may include a plurality of data sense amplifier circuits. Each data sense amplifier circuit may receive at least one bit line (CN) 30 and a current or voltage reference signal. For example, each data sense amplifier circuit may be a cross-coupled type sense amplifier to sense a data state stored in a memory cell 12. The data write and sense circuitry 36 may include at least one multiplexer that may couple to a data sense amplifier circuit to at least one bit line (CN) 30. In a particular embodiment, the multiplexer may couple a plurality of bit lines (CN) 30 to a data sense amplifier circuit.


Each data sense amplifier circuit may employ voltage and/or current sensing circuitry and/or techniques. In a particular embodiment, each data sense amplifier circuit may employ current sensing circuitry and/or techniques. For example, a current sense amplifier may compare current from a selected memory cell 12 to a reference current (e.g., the current of one or more reference cells). From that comparison, it may be determined whether the selected memory cell 12 stores a logic high (e.g., binary “1” data state) or a logic low (e.g., binary “0” data state). It may be appreciated by one having ordinary skill in the art that various types or forms of the data write and sense circuitry 36 (including one or more sense amplifiers, using voltage or current sensing techniques, to sense a data state stored in a memory cell 12) may be employed to read data stored in the memory cells 12.


The memory cell selection and control circuitry 38 may select and/or enable one or more predetermined memory cells 12 to facilitate reading data therefrom by applying control signals on one or more word lines (WL) 28. The memory cell selection and control circuitry 38 may generate such control signals from address signals, for example, row address signals. Moreover, the memory cell selection and control circuitry 38 may include a word line decoder and/or driver. For example, the memory cell selection and control circuitry 38 may include one or more different control/selection techniques (and circuitry thereof) to select and/or enable one or more predetermined memory cells 12. Notably, all such control/selection techniques, and circuitry thereof, whether now known later developed, are intended to fall within the scope of the present disclosure.


In a particular embodiment, the semiconductor memory device 10 may implement a two step write operation whereby all the memory cells 12 in a row of memory cells 12 may be written to a predetermined data state by first executing a “clear” or a logic low (e.g., binary “0” data state) write operation, whereby all of the memory cells 12 in the row of memory cells 12 are written to logic low (e.g., binary “0” data state). Thereafter, selected memory cells 12 in the row of memory cells 12 may be selectively written to the predetermined data state (e.g., a logic high (binary “1” data state)). The semiconductor memory device 10 may also implement a one step write operation whereby selected memory cells 12 in a row of memory cells 12 may be selectively written to either a logic high (e.g., binary “1” data state) or a logic low (e.g., binary “0” data state) without first implementing “clear” operation. The semiconductor memory device 10 may employ any of the illustrative writing, preparation, holding, refresh, and/or reading techniques described herein.


The memory cells 12 may comprise N-type, P-type and/or both types of transistors. Circuitry that is peripheral to the memory cell array 20 (for example, sense amplifiers or comparators, row and column address decoders, as well as line drivers (not illustrated herein)) may also include P-type and/or N-type transistors. Regardless of whether P-type or N-type transistors are employed in memory cells 12 in the memory cell array 20, suitable voltage potentials (for example, positive or negative voltage potentials) for reading from the memory cells 12 will be described further herein.


Referring to FIG. 2, there is shown a top view of at least a portion of the memory cell array 20 shown in FIG. 1 in accordance with an embodiment of the present disclosure. As illustrated in the top view, the memory cell array 20 may include a plurality of memory cells 12 arranged in a matrix of rows and columns including a plurality of word lines 28 (WL), plurality of bit lines (CN) 30, and/or a source line plate (EN) 32. Each bit line (CN) 30 may extend in a first orientation along a first plane of the memory cell array 20. The source line plate (EN) 32 may extend in the first orientation and a second orientation along a second plane of the memory cell array 20. Each word line (WL) 28 may extend in the second orientation along a third plane of the memory cell array 20. The first plane, the second plane, and the third plane of the memory cell array 20 may be arranged in different planes parallel to each other.


The plurality of word lines (WL) 28 may be formed of a polycide material (e.g., a combination of a metal material and a silicon material), a metal material, and/or a combination of a polycide material and a metal material. In a particular embodiment, the word lines (WL) 28 may capacitively couple a voltage potential/current source of the memory cell selection and control circuitry 38 to the memory cells 12. The word line (WL) 28 may be formed of a plurality layers. Each layer of the word line (WL) 28 may be formed of different materials having various thicknesses. In a particular embodiment, the first layer (f) of the word line (WL) 28 may be formed of a silicon material having a thickness of approximately 10 nm. The second layer (g) of the word line (WL) 28 may be formed of a metal material having a thickness of approximately 10 nm. In a particular embodiment, the first word line (WL1) 28 may implement a write logic low (e.g., binary “0” data state) operation on the memory cell 12, while the second word line (WL2) 28 may implement a write logic high (e.g., binary “1” data state) operation. In a particular embodiment, the first word line (WL1) 28 and the second word line (WL2) 28 may be spaced apart from each other at approximately 25 nm.


The plurality of word lines (WL) 28 may be an electrically capacitively coupled to a plurality of memory cells 12 via a tunneling insulating layer 202. The tunneling insulating layer 202 may comprise a plurality of insulating or dielectric layers. In a particular embodiment, the tunneling insulating layer 202 may comprise a thermal oxide layer 202(a), a nitride layer 202(b), an oxide layer 202(c), a charge trapping nitride layer 202(d) (e.g., silicon nitride), and/or a blocking oxide layer 202(e). The plurality of insulating or dielectric layers of the tunneling insulating layer 202 may comprise of various thickness. In a particular embodiment, the thermal oxide layer 202(a) may have a thickness of approximately 1.5 nm, the nitride layer 202(b) may have a thickness of approximately 2 nm, the oxide layer 202(c) may have a thickness of approximately 2.5 nm, the charge trapping nitride layer 202(d) (e.g., silicon nitride) may have a thickness of approximately 5 nm, and/or the blocking oxide layer 202(e) may have a thickness of approximately 5 nm.


The memory cell 12 may be configured to maximize scaling of memory cells 12 in the semiconductor memory device 10. In a particular embodiment, the memory cell 12 may be configured to have a width (i) (e.g., along the direction of the bit line (CN) 30) of approximately 40 nm. The width (i) of the memory cell 12 may be limited by floating gate to floating gate interference and inversion layer interference. The spacing (K) between contiguous row of memory cells 12 (e.g., along the direction of the word line (WL) 28) may be approximately F nm, wherein F may be the minimum space possible. The memory cell 12 may be configured to have a width (j) (e.g., along the direction of the word line (WL) 28) of approximately F nm, wherein F may be the minimum space possible.


Referring to FIG. 3, there are shown cross-sectional views of at least a portion of the memory cell array 20 as shown in FIG. 2 in accordance with an embodiment of the present disclosure. FIG. 3 illustrates a cross-sectional view of at least a portion of the memory cell array 20 along line A-A and a cross-sectional view of at least a portion of the memory cell array 20 along line B-B. The memory cells 12 of the memory cell array 20 may be implemented in a vertical configuration having various regions. For example, the memory cell 12 may comprise a source region 320, a body region 322, and a drain region 324. The source region 320, the body region 322, and/or the drain region 324 may be disposed in a sequential contiguous relationship, and may extend vertically from a plane defined by a P− substrate 130. The source region 320 of the memory cell 12 may be coupled to the source line (EN) 32. The body region 322 may be an electrically floating body region of the memory cell configured to accumulate/store charges, and may be spaced apart from and capacitively coupled to the plurality of word lines (WL) 28 via the tunneling insulating layer 202. The drain region 324 of the memory cell 12 may be coupled to the bit line (CN) 30.


The source region 320 of the memory cell 12 may be coupled to a corresponding source line (EN) 32. In a particular embodiment, the source region 320 may be formed of a semiconductor material (e.g., silicon) comprising donor impurities. For example, the source region 320 may be formed of a silicon material doped with phosphorous or arsenic impurities. In a particular embodiment, the source region 320 may be formed of a silicon material doped with phosphorous or arsenic having a concentration of approximately 1020 atoms/cm3 or above. The source region 320 may comprise a plate having continuous planar region configured above the P− substrate 130. The source region 320 may also comprise a plurality of protrusions formed on the continuous planar region of the plate. The plurality of protrusions of the source region 320 may be oriented in a column direction and/or a row direction of the memory cell array 20. The plurality of protrusions of the source region 320 may form the base of the memory cell 12.


In a particular embodiment, the source line (EN) 32 may be configured as the plate having continuous planar region of the source region 320. In a particular embodiment, the source line (EN) 32 may be formed of an N+ doped silicon layer. In another embodiment, the source line (EN) 32 may be formed of a metal material. In other embodiments, the source line (EN) 32 may be formed of a polycide material (e.g., a combination of a metal material and a silicon material). The source line (EN) 32 may couple a predetermined voltage potential to the memory cells 12 of the memory cell array 20. For example, the source line (EN) 32 may be coupled to a plurality of memory cells 12 (e.g., a column or a row of memory cell array 20).


The body region 322 of the memory cell 12 may be capacitively coupled to a corresponding word lines (WL) 28 via the tunneling insulating layer 202. In a particular embodiment, the body region 322 may be formed of a semiconductor material (e.g., silicon) comprising acceptor impurities. The body region 322 may be formed of a silicon material doped with boron impurities. In a particular embodiment, the body region 322 may be formed of a silicon material with acceptor impurities having a concentration of 1015 atoms/cm3. In a particular embodiment, the body region 322 may comprise a first floating body region 14a and a second floating body region 14b. The first floating body region 14a and the second floating body region 14b may accumulate/store charge carriers in order to represent a data state (e.g., a logic low (e.g., binary “0” data state) and/or a logic high (e.g., binary “1” data state)). The first floating body region 14a and the second floating body region 14b may be spaced apart and capacitively coupled to the plurality of word lines (WL) 28.


The word lines (WL) 28 may be capacitively coupled the body region 322. The word lines (WL) 28 may be oriented in a row direction of the memory cell array 20 and coupled to a plurality of memory cells 12. The word lines (WL) 28 may be arranged on the sides of the memory cells 12 (e.g., memory cells 12 located on a row direction of the memory cell array 20). For example, the word lines (WL) 28 may be arranged on at least two side portions of the memory cells 12. The first word line (WL1) 28 may be arranged on a first side portion of the memory cells 12 and the second word line (WL2) 28 may be arranged on a second side portion of the memory cells 12. The first side portion and the second side portion may be opposite side portions of the memory cells 12.


The drain region 324 of the memory cell 12 may be coupled to a corresponding bit line (CN) 30. In a particular embodiment, the drain region 324 of the memory cell 12 may be formed of a semiconductor material (e.g., silicon) comprising donor impurities. For example, the drain region 324 may be formed of a silicon material doped with phosphorous or arsenic impurities. In a particular embodiment, the drain region 324 may be formed of a silicon material doped with phosphorous or arsenic having a concentration of approximately 1020 atoms/cm3 or above.


The bit line (CN) 30 may be coupled to the drain region 324 of the memory cell 12. The bit line (CN) 30 may be formed of a metal material. In another embodiment, the bit line (CN) 30 may be formed of a polycide material (e.g., a combination of a metal material and a silicon material). In other embodiments, the bit line (CN) 30 may be formed of an N+ doped silicon layer. For example, the bit line (CN) 30 may be coupled to a plurality of memory cells 12. The bit line (CN) 30 may be configured above the drain region 324.


The bit line (CN) 30 may be connected to a plurality of memory cells 12 (e.g., a column of memory cells 12) via a plurality of bit line contacts 326. For example, each bit line contact 326 may correspond to a memory cell 12 along a column direction of the memory cell array 20. Each bit line contact 326 may be formed of a metal layer or a polysilicon layer in order to couple a voltage potential from the bit line (CN) 30 to the drain region 324 of the memory cell 12. For example, the bit line contact 326 may be formed of tungsten, titanium, titanium nitride, polysilicon or a combination thereof. The bit line contact 326 may have a height extending from the bit line (CN) 30 to the drain region 324 of the memory cell 12.


In a particular embodiment, the P− substrate 130 may be made of a semiconductor material (e.g., silicon) comprising acceptor impurities and may form a base of the memory cell array 20. For example, the P− substrate 130 may be made of a semiconductor material comprising boron impurities. In a particular embodiment, the P− substrate 130 may be made of silicon comprising boron impurities having a concentration of approximately 1015 atoms/cm3. In alternative embodiments, a plurality of P− substrates 130 may form the base of the memory cell array 20 or a single P− substrate 130 may form the base of the memory cell array 20. Also, the P− substrate 130 may be made in the form of a P-well substrate.


Referring to FIG. 4, there is shown a schematic view of at least a portion of the memory cell array 20 having a plurality of memory cells 12 in accordance with an embodiment of the present disclosure. The memory cells 12 may be coupled to a corresponding plurality of word lines (WL) 28, a corresponding bit line (CN) 30, and/or a corresponding source line (EN) 32. The plurality of word lines (WL) 28 may comprise a first word line (WL<0>) and a second word line (WL<1>) capacitively coupled to the memory cell 12 via the tunneling insulating layer 202. Each of the memory cells 12 may comprise a first floating body region 14a and a second floating body region 14b coupled to each other. The first floating body region 14a and the second floating body region 14b may be different regions of the body region 322 of the memory cell 12. In a particular embodiment, the first floating body region 14a may be capacitively coupled to the first word line (WL1<0>) via the tunneling insulating layer 202. The second floating body region 14b may be capacitively coupled to the second word line (WL1<1>) via the tunneling insulating layer 202.


Data may be written to or read from a selected memory cell 12 by applying suitable control signals to a selected word line (WL) 28, a selected bit line (CN) 30, and/or a selected source line (EN) 32. For example, a data state (e.g., a logic low (e.g., binary “0” data state) and/or a logic high (e.g., binary “1” data state)) may be written to the first floating body region 14a and the second floating body region 14b. The same data state or different data state may be simultaneously written to the first floating body region 14a and the second floating body region 14b. The same data state or different data state may be sequentially written to the first floating body region 14a and the second floating body region 14b. Also, a data state may be simultaneously or sequentially read from the first floating body region 14a and the second floating body region 14b.


In a particular embodiment, one or more respective bit line (CN) 30 may be coupled to one or more data sense amplifiers of the data write and sense circuitry 36. For example, one or more control signals may be applied to one or more selected memory cells 12 via a selected plurality of word lines (WL) 28, a selected bit line (CN) 30, and/or a selected source line (EN) 32. A voltage and/or a current may be generated by the first floating body region 14a and/or the second floating body region 14b of the one or more selected memory cells 12 and outputted to the data write and sense circuitry 36 via a corresponding bit line (CN) 30. Also, a data state may be written to the first floating body region 14a and/or the second floating body region 14b of the one or more selected memory cells 12 by applying one or more control signals via one or more corresponding plurality of word lines (WL) 28, one or more corresponding bit lines (CN) 30, and/or one or more corresponding source line (EN) 32. One or more control signals applied via the corresponding first word line (WL<0>) 28 may control the first floating body region 14a of the memory cell 12 in order to write a desired data state to the memory cell 12. One or more control signals applied via the corresponding second word line (WL<1>) 28 may control the second floating body region 14b of the memory cell 12 in order to write a desired data state to the memory cell 12. In the event that a data state is read from and/or written to the memory cell 12 via the bit line (CN) 30, the bit line (CN) 30 may be coupled to the data sense amplifier of the data write and sense circuitry 36 while the source line (EN) 32 may be separately controlled via a voltage/current source (e.g., a voltage/current driver) of the data write and sense circuitry 36. In a particular embodiment, the data sense amplifier of the data write and sense circuitry 36 and the voltage/current source of the data write and sense circuitry 36 may be configured on opposite sides of the memory cell array 20.


Referring to FIG. 5, there is shown voltage potential levels of various methods for performing a write operation and a read operation on a memory cell 12 as shown in FIGS. 2-4 in accordance with an embodiment of the present disclosure. The write operation may include a write logic low (e.g., binary “0” data state) operation and a write logic high (e.g., binary “1” data state) operation. In a particular embodiment, the various methods of performing a write logic low (e.g., binary “0” data state) operation may comprise an erase forward node tunneling write operation and/or an erase hot-hole write operation. In another embodiment, the various methods of performing a write logic high (e.g., binary “1” data state) operation may comprise a program forward node tunneling write operation and/or a program hot-electron write operation.


The erase forward node tunneling write operation may perform a write logic low (e.g., binary “0” data state) operation by depleting charge carriers (e.g., electrons) stored in the memory cell 12. During the erase forward node tunneling write operation, the P− substrate 130 may be coupled to an electrical ground (e.g., 0V). The plurality of bit lines (CN) 30 may be decoupled from a voltage potential source and/or current source and may be electrical open or electrically floating. A negative voltage potential may be applied to the source region 320. The negative voltage potential applied to the source region 320 may forward bias the junction between the source region 320 and the P− substrate 130. In a particular embodiment, the negative voltage potential applied to the source region 320 may be −1.0V. Simultaneously to or after forward biasing the junction between the source region 320 and the P− substrate 130, a negative voltage potential may be applied to the plurality of word lines (WL) 28 (e.g., that may be capacitively coupled to the floating body regions 14a and 14b of the body region 322). The negative voltage potential applied to the plurality of word lines (WL) 28 may tunnel electrons that may have accumulated/stored in the charge trapping region 202(d) via the forward biased junction between the source region 320 and the P− substrate 130. By driving out the electrons that may have accumulated/stored in the charge trapping region 202(d), a logic low (e.g., binary “0” data state) may be written to the memory cell 12.


The erase hot-hole write operation may perform a write logic low (e.g., binary data state) operation by accumulate/store minority charge carriers (e.g., holes) in order to compensate for the majority charge carriers (e.g., electrons) that may have accumulated/stored in the memory cell 12. During the erase hot-hole operation, the P− substrate 130 and the source region 320 may be coupled to an electrical ground (e.g., 0V). Thus, the junction between the P− substrate 130 and the source region 320 may remain in reversed biased or weakly forward biased (e.g., above a reverse bias voltage and below a forward bias threshold voltage potential). A positive voltage potential may be applied to the drain region 324 via the bit line (CN) 30. In a particular embodiment, the positive voltage potential applied to the drain region 324 may be 5.0V. Also, a negative voltage potential may be applied to the plurality of word lines (WL) 28 (e.g., that are capacitively coupled to the body region 322 via the tunneling insulating layer 202). In a particular embodiment, the negative voltage potential applied to the plurality of word lines (WL) 28 (e.g., that may be capacitively coupled to the body region 322 via the tunneling insulating layer 202) may be −11.0V.


The positive voltage potential applied to the drain region 324 and the negative voltage potential applied to the plurality of word lines (WL) 28 may create a band-to-band tunneling (gate-induced drain leakage “GIDL”) effect between the drain region 324 and the body region 322. Due to the band-to-band tunneling (gate-induced drain leakage “GIDL”) effect, minority charge carriers (e.g., holes) may be injected into the charge trapping layer 202(d) by the negative voltage potential applied to the plurality of word lines (WL) 28. A predetermined amount of minority charge carriers (e.g., holes) may be accumulated/stored in the charge trapping region 202(d) of the memory cell 12. The predetermined amount of minority charge carriers (e.g., holes) that may be accumulated/stored in the charge trapping region 202(d) may outnumber the amount of majority charge carriers (e.g., electrons) that may be accumulated/stored in the charge trapping region 202(d). The predetermine amount of minority charge carriers (e.g., holes) accumulated/stored in the charge trapping region 202(d) of the memory cell 12 may represent that a logic low (e.g., binary “0” data state) may be stored in the memory cell 12.


The program forward node tunneling write operation may perform a write logic high (e.g., binary “1” data state) operation by injecting majority charge carriers into the memory cell 12. During the program forward node tunneling write operation, the P− substrate 130 may be coupled to an electrical ground (e.g., 0V) and the drain region 324 may be coupled to an electrical ground (e.g., 0V). The source region 320 of the memory cell 12 may be decoupled from a voltage potential source/current source and may be electrically floating (e.g., open). A positive voltage potential may be applied to the plurality of word lines (WL) 28 (e.g., that may be capacitively coupled the body region 322 of the memory cell 12 via the tunneling insulating layer 202). In a particular embodiment, the positive voltage potential applied to the plurality of word lines (WL) 28 may be 16.0V.


The positive voltage potential applied to the plurality of word lines (WL) 28 may switch the memory transistor (e.g., comprising source region 320, body region 322, and/or drain region 324) to an “ON” state. The positive voltage potential applied to the plurality of word lines (WL) 28 may cause a predetermined amount of majority charge carriers (e.g., electrons) to be injected into the body region 322 of the memory cell 12 when the memory transistor (e.g., comprising the source region 320, the body region 322, and/or the drain region 324) is turned to an “ON” state. The predetermined amount of majority charge carriers (e.g., electrons) may be tunneled into and accumulated/stored in the charge trapping region 202(d) to represent that a logic high (e.g., binary “1” data state) is stored in the memory cell 12.


For an unselected memory cell 12, the voltage potential applied to the plurality of word lines (WL) 28 may be coupled to an electrical ground (e.g., 0V). A positive voltage potential may be applied to the drain region 324 via the bit line (CN) 30. In a particular embodiment, the positive voltage potential applied to the drain region 324 may be 3.0V. The memory transistor (e.g., comprising the source region 320, the body region 322, and the drain region 324) may be turned to an “OFF” state. No majority charge carriers or a small amount of majority charge carriers (e.g., electrons) may be injected into the body region 322 of the memory cell 12. Thus, the program forward node tunnel write operation may not be performed on the unselected memory cell 12.


The program hot-electron write operation may perform a write logic high (e.g., binary “1” data state) operation by accumulating/storing majority charge carriers (e.g., electrons) in the memory cell 12. During the program hot-electron write operation, the P− substrate 130 may be coupled to an electrical ground (e.g., 0V) and the source region 320 may be coupled to an electrical ground (e.g., 0V). The junction between the P− substrate 130 and the source region 320 may be reversed biased or weakly forward biased (e.g., above a reverse bias voltage and below a forward bias threshold voltage potential). A positive voltage potential may be applied to the drain region 324 via the bit line (CN) 30. In a particular embodiment, the positive voltage potential applied to the drain region 324 via the bit line (CN) 30 may be 5.0V.


A positive voltage potential may be applied to the first word line (WL1<0>) 28 that may be capacitively coupled to the first floating body region 14a of the body region 322. A negative voltage potential may be applied to the second word line (WL1<1>) 28 that may be capacitively coupled to the second floating body region 14b of the body region 322. The positive voltage potential applied to the drain region 324 and the word line (WL1<0>) 28 may create a band-to-band tunneling (gate-induced drain leakage “GIDL”) effect between the drain region 324 and the body region 322. A predetermined amount of majority charge carrier (e.g., electrons) may be tunneled into the charge trapping region 202(d). The positive voltage potential applied to the first word line (WL1<0>) (e.g., that may be capacitively coupled to the first floating body region 14a of the body region 322) may accumulate/store the majority charge carriers (e.g., electrons) in the charge trapping region 202(d) of the first floating body region 14a. The negative voltage potential applied to the second word line (WL1<1>) 28 may repel majority charge carriers (e.g., electrons) injected into the first floating body region 14a of the body region 322. The predetermined amount of majority charge carriers (e.g., electrons) stored in the first floating body region 14a of the body region 322 may represent that a logic high (e.g., binary “1” data state) is stored in the memory cell 12.


A read operation may be performed to read a data state (e.g., a logic low (e.g., binary “0” data state) and/or a logic high (e.g., binary “1” data state)) stored in the memory cell 12. During a read operation, the P− substrate 130 may be coupled to an electrical ground (e.g., 0V) and the source region 320 may be coupled to an electrical ground (e.g., 0V). A positive voltage potential may be applied to the drain region 324 of the memory cell 12 via the bit line (CN) 30. In a particular embodiment, the positive voltage potential applied to the drain region 324 may be 1.0V. A positive voltage potential may be applied to the first word line (WL1<0>) 28 that may be capacitively coupled to the first floating body region 14a of the body region 322 via the tunneling insulating layer 202. A negative voltage potential may be applied to the second word line (WL1<1>) 28 that may be capacitively coupled to the second floating body region 14b of the body region 322 via the tunneling insulating layer 202. In a particular embodiment, the positive voltage potential applied to the first word line (WL1<0>) 28 that may be capacitively coupled to the first floating body region 14a may be 3.0V. In another embodiment, the negative voltage potential applied to the second word line (WL1<1>) 28 that may be capacitively coupled to the second floating body region 14b may be −3.0V.


Under such biasing, the memory transistor (e.g., comprising the source region 320, the body region 322, and/or the drain region 324) may be turned to an “ON” state via the first floating body region 14a and the drain region 324. The memory transistor may be turned to an “OFF” state via the second floating body region 14b and the drain region 324. The majority charge carriers (e.g., electrons) may flow from the first floating body region 14b to the drain region 324 when the memory transistor (e.g., comprising the source region 320, the body region 322, and/or the drain region 324) is turned to an “ON” state. In a particular embodiment, when a logic low (e.g., binary “0” data state) is stored in the memory cell 12, a predetermined amount of voltage potential and/or current may be detected at the drain region 324. In another embodiment, when a logic high (e.g., binary “1” data state) is stored in the memory cell 12, no voltage potential and/or current may be detected at the drain region 324.


Referring to FIG. 6, there is shown a top view of at least a portion of the memory cell array 20 as shown in FIG. 1 in accordance with an alternate embodiment of the present disclosure. As illustrated in the top view, the memory cell array 20 may include a plurality of memory cells 12 arranged in a matrix of rows and columns including a plurality of word lines (WL), a plurality of bit lines (CN) 30, and/or a source line stripe (EN) 32. Each bit line (CN) 30 may extend in a first orientation along a first plane of the memory cell array 20. The source line strip (EN) 32 may extend in a second orientation along a second plane of the memory cell array 20. Each word line (WL) 28 may extend in the second orientation along a third plane of the memory cell array 20. The first plane, the second plane, and the third plane of the memory cell array 20 may be arranged in different planes parallel to each other.


The plurality of word lines (WL) 28 may be formed of a polycide material (e.g., a combination of a metal material and a silicon material), a metal material, and/or a combination of a polycide material and a metal material. In a particular embodiment, the word lines (WL) 28 may capacitively couple a voltage potential/current source of the memory cell selection and control circuitry 38 to the memory cells 12. The word line (WL) 28 may be formed of a plurality layers. Each layer of the word line (WL) 28 may be formed of different materials having various thicknesses. In a particular embodiment, the first layer (f) of the word line (WL) 28 may be formed of a silicon material having a thickness of approximately 1 nm. The second layer (g) of the word line (WL) 28 may be formed of a metal material having a thickness of approximately 10 nm. In a particular embodiment, the word line (WL) 28 may be arranged between two contiguous memory cells 12 and capacitively coupled to the two contiguous memory cells 12. For example, the word line (WL) 28 may implement an operation simultaneously to the two contiguous memory cells 12.


The plurality of word lines (WL) 28 may be an electrically capacitively coupled to a plurality of memory cells 12 via a tunneling insulating layer 202. The tunneling insulating layer 202 may comprise a plurality of insulating or dielectric layers. In a particular embodiment, the tunneling insulating layer 202 may comprise a thermal oxide layer 202(a), a nitride layer 202(b), an oxide layer 202(c), a charge trapping nitride layer 202(d) (e.g., silicon nitride), and/or a blocking oxide layer 202(e). The plurality of insulating or dielectric layers of the tunneling insulating layer 202 may comprise of various thickness. In a particular embodiment, the thermal oxide layer 202(a) may have a thickness of approximately 1.5 nm, the nitride layer 202(b) may have a thickness of approximately 2 nm, the oxide layer 202(c) may have a thickness of approximately 2.5 nm, the charge trapping nitride layer 202(d) (e.g., silicon nitride) may have a thickness of approximately 5 nm, and/or the blocking oxide layer 202(e) may have a thickness of approximately 5 nm.


The memory cell 12 may be configured to maximize scaling of memory cells 12 in the semiconductor memory device 10. In a particular embodiment, the memory cell 12 may be configured to have a width (i) (e.g., along the direction of the bit line (CN) 30) of approximately 40 nm. The width (i) of the memory cell 12 may be limited by floating gate to floating gate interference and inversion layer interference. The spacing (K) between contiguous row of memory cells 12 (e.g., along the direction of the word line (WL) 28) may be approximately F nm, wherein F may be the minimum space possible. The memory cell 12 may be configured to have a length (j) (e.g., along the direction of the word line (WL) 28) of approximately F, wherein F may be the minimum space possible nm.


Referring to FIG. 7, there are shown cross-sectional views of at least a portion of the memory cell array 20 as shown in FIG. 6 in accordance with an embodiment of the present disclosure. FIG. 7 illustrates a cross-sectional view of at least a portion of the memory cell array 20 along line A-A and a cross-sectional view of at least a portion of the memory cell array 20 along line B-B. The memory cells 12 of the memory cell array 20 may be implemented in a vertical configuration having various regions. For example, the memory cell 12 may comprise a source region 720, a body region 722, and a drain region 724. The source region 720, the body region 722, and/or the drain region 724 may be disposed in a sequential contiguous relationship, and may extend vertically from a plane defined by a P− substrate 130. The source region 720 of the memory cell 12 may be coupled to the source line (EN) 32. The body region 722 may be an electrically floating body region of the memory cell 12 configured to accumulate/store charges, and may be spaced apart from and capacitively coupled to the plurality of word lines (WL) 28 via the tunneling insulating layer 202. The drain region 724 of the memory cell 12 may be coupled to the bit line (CN) 30.


The source region 720 of the memory cell 12 may be coupled to a corresponding source line (EN) 32. In a particular embodiment, the source region 720 may be formed of a semiconductor material (e.g., silicon) comprising donor impurities. For example, the source region 720 may be formed of a silicon material doped with phosphorous or arsenic impurities. In a particular embodiment, the source region 720 may be formed of a silicon material doped with phosphorous or arsenic having a concentration of approximately 1020 atoms/cm3 or above. The source region 720 may comprise a strip region having an elongated continuous planar region configured above the P− substrate 130. The elongated continuous planar region of the source region 720 may form a column or a row of the memory cell array 20. The source region 720 may also comprise a plurality of protrusions formed on the elongated continuous planar region. The plurality of protrusions of the source region 720 may be oriented in a column direction and/or a row direction of the memory cell array 20. The plurality of protrusions of the source region 720 may form the base of the memory cell 12.


In a particular embodiment, the source line (EN) 32 may be coupled to the elongated continuous planar region of the source region 720. In a particular embodiment, the source line (EN) 32 may be formed of an N+ doped silicon layer. In another embodiment, the source line (EN) 32 may be formed of a metal material. In other embodiments, the source line (EN) 32 may be formed of a polycide material (e.g., a combination of a metal material and a silicon material). The source line (EN) 32 may couple a predetermined voltage potential to the memory cells 12 of the memory cell array 20. For example, the source line (EN) 32 may be coupled to a plurality of memory cells 12 (e.g., a column or a row of memory cell array 20).


The body region 722 of the memory cell 12 may be capacitively coupled to a corresponding word lines (WL) 28 via the tunneling insulating layer 202. The tunneling insulating layer 202 may be formed between contiguous memory cells 12 surrounding the corresponding word line (WL) 28 configured between the contiguous memory cells 12. In a particular embodiment, the body region 722 may be formed of a semiconductor material (e.g., silicon) comprising acceptor impurities. The body region 722 may be formed of a silicon material doped with boron impurities. In a particular embodiment, the body region 722 may be formed of a silicon material with acceptor impurities having a concentration of approximately 1015 atoms/cm3. In a particular embodiment, the body region 722 may comprise a first floating body region 14a and a second floating body region 14b. The first floating body region 14a and the second floating body region 14b may accumulate/store charge carriers in order to represent a data state (e.g., a logic low (e.g., binary “0” data state) and/or a logic high (e.g., binary “1” data state)).


The word lines (WL) 28 may be capacitively coupled the body region 722. The word lines (WL) 28 may be oriented in a row direction of the memory cell array 20 and coupled to a plurality of memory cells 12. The word lines (WL) 28 may be arranged on the sides of the memory cells 12 (e.g., memory cells 12 located on a row direction of the memory cell array 20). For example, the word lines (WL) 28 may be arranged on a side portion of the memory cells 12. For example, the word line (WL) 28 may be capacitively coupled to a first floating body region 14a of the body region 722 of the first memory cell 12 and capacitively coupled to a second floating body region 14b of the body region 722 of the second memory cell 12. Thus, the word line (WL) 28 may be arranged between the first memory cell 12 and the second memory cell 12.


The drain region 724 of the memory cell 12 may be coupled to a corresponding bit line (CN) 30. In a particular embodiment, the drain region 724 of the memory cell 12 may be formed of a semiconductor material (e.g., silicon) comprising donor impurities. For example, the drain region 724 may be formed of a silicon material doped with phosphorous or arsenic impurities. In a particular embodiment, the drain region 724 may be formed of a silicon material doped with phosphorous or arsenic having a concentration of approximately 1020 atoms/cm3 or above.


The bit line (CN) 30 may be coupled to the drain region 724 of the memory cell 12. The bit line (CN) 30 may be formed of a metal material. In another embodiment, the bit line (CN) 30 may be formed of a polycide material (e.g., a combination of a metal material and a silicon material). In other embodiments, the bit line (CN) 30 may be formed of an N+ doped silicon layer. For example, the bit line (CN) 30 may be coupled to a plurality of memory cells 12. The bit line (CN) 30 may be configured above the drain region 724.


The bit line (CN) 30 may be connected to a plurality of memory cells 12 (e.g., a column of memory cells 12) via a plurality of bit line contacts 726. For example, each bit line contact 726 may correspond to a memory cell 12 along a column direction of the memory cell array 20. Each bit line contact 726 may be formed of a metal layer or a polysilicon layer in order to couple a voltage potential from the bit line (CN) 30 to the drain region 724 of the memory cell 12. For example, the bit line contact 726 may be formed of tungsten, titanium, titanium nitride, polysilicon or a combination thereof. The bit line contact 726 may have a height extending from the bit line (CN) 30 to the drain region 724 of the memory cell 12.


In a particular embodiment, the P− substrate 130 may be made of a semiconductor material (e.g., silicon) comprising acceptor impurities and may form a base of the memory cell array 20. For example, the P− substrate 130 may be made of a semiconductor material comprising boron impurities. In a particular embodiment, the P− substrate 130 may be made of silicon comprising boron impurities having a concentration of approximately 1015 atoms/cm3. In alternative embodiments, a plurality of P− substrates 130 may form the base of the memory cell array 20 or a single P− substrate 130 may form the base of the memory cell array 20. Also, the P− substrate 130 may be made in the form of a P-well substrate.


Referring to FIG. 8, there is shown a schematic diagram of at least a portion of the memory cell array 20 having a plurality of memory cells 12 in accordance with an alternate embodiment of the present disclosure. The memory cells 12 may be coupled to a corresponding word line (WL) 28, a corresponding bit line (CN) 30, and/or a corresponding source line (EN) 32. The word line (WL) 28 may be capacitively coupled to a plurality of memory cells 12 via the tunneling insulating layer 202. In a particular embodiment, the word line (WL1) 28 may be capacitively coupled to the second floating body region 14b of the first memory cell 12a. Also, the word line (WL1) may be capacitively coupled to the first floating body region 14a of the second memory cell 12b.


Data may be written to or read from a selected memory cell 12 by applying suitable control signals to a selected word line (WL) 28, a selected bit line (CN) 30, and/or a selected source line (EN) 32. For example, a data state (e.g., a logic low (e.g., binary “0” data state) and/or a logic high (e.g., binary “1” data state)) may be written to the first floating body region 14a and the second floating body region 14b. The same data state or different data state may be simultaneously written to two contiguous memory cells 12. In a particular embodiment, the same data state or different data state may be simultaneously written to the second floating body region 14b of the first memory cell 12b and the first floating body region 14b of the second memory cell 12b. The same data state or different data state may be sequentially written to contiguous memory cells 12. In a particular embodiment, the same data state or different data state may be sequentially written to the second floating body region 14b of the first memory cell 12a and the first floating body region 14a of the second memory cell 12b. Also, a data state may be simultaneously or sequentially read from the first floating body region 14a and the second floating body region 14b.


In a particular embodiment, one or more respective bit line (CN) 30 may be coupled to one or more data sense amplifiers of the data write and sense circuitry 36. For example, one or more control signals may be applied to one or more selected memory cells 12 via a selected word line (WL) 28, a selected bit line (CN) 30, and/or a selected source line (EN) 32. A voltage potential and/or a current may be generated by the first floating body region 14a and/or the second floating body region 14b of the one or more selected memory cells 12 and outputted to the data write and sense circuitry 36 via a corresponding bit line (CN) 30. Also, a data state may be written to the first floating body region 14a and/or the second floating body region 14b of the one or more selected memory cells 12 by applying one or more control signals via one or more corresponding word lines (WL) 28, one or more corresponding bit lines (CN) 30, and/or one or more corresponding source line (EN) 32. One or more control signals applied via a corresponding word line (WL1) 28 may control the second floating body region 14b of the first memory cell 12a and the first floating body region 14a of the second memory cell 12b in order to write a desired data state to the memory cell 12. One or more control signals applied via the corresponding second word line (WL2) 28 may control the second floating body region 14b of the second memory cell 12b and the first floating body region 14a of the third memory cell 12c in order to write a desired data state to the memory cells 12. In the event that a data state is read from and/or written to the memory cell 12 via the bit line (CN) 30, the bit line (CN) 30 may be coupled to the data sense amplifier of the data write and sense circuitry 36 while the source line (EN) 32 may be separately controlled via a voltage/current source (e.g., a voltage/current driver) of the data write and sense circuitry 36. In a particular embodiment, the data sense amplifier of the data write and sense circuitry 36 and the voltage/current source of the data write and sense circuitry 36 may be configured on opposite sides of the memory cell array 20.


Referring to FIG. 9, there is shown voltage potential levels of various methods for performing a write operation and a read operation on a memory cell 12 as shown in FIGS. 6-8 in accordance with an embodiment of the present disclosure. The write operation may include a write logic low (e.g., binary “0” data state) operation and a write logic high (e.g., binary “1” data state) operation. In a particular embodiment, the various methods of performing a write logic low (e.g., binary “0” data state) operation may comprise an erase forward node tunneling write operation and/or an erase hot-hole write operation. In another embodiment, the various methods of performing a write logic high (e.g., binary “1” data state) operation may comprise a program forward node tunneling write operation and/or a program hot-electron write operation.


The erase forward node tunneling write operation may perform a write logic low (e.g., binary “0” data state) operation by depleting charge carriers (e.g., electrons) stored in the memory cell 12. During the erase forward node tunneling write operation, the P− substrate 130 may be coupled to an electrical ground (e.g., 0V). The plurality of bit lines (CN) 30 may be decoupled from a voltage potential source and/or current source and may be electrical open or electrically floating. A negative voltage potential may be applied to the source region 720. The negative voltage potential applied to the source region 720 may forward bias the junction between the source region 720 and the P− substrate 130. In a particular embodiment, the negative voltage potential applied to the source region 720 may be −1.0V. Simultaneously to or after forward biasing the junction between the source region 720 and the P− substrate 130, a negative voltage potential may be applied to the plurality of word lines (WL) 28 (e.g., that may be capacitively coupled to the floating body regions 14a and 14b of the body region 722). The negative voltage potential applied to the plurality of word lines (WL) 28 may tunnel electrons that may have accumulated/stored the charge trapping region 202(d) via the forward biased junction between the source region 720 and the P− substrate 130. By driving out the electrons that may have accumulated/stored in the charge trapping region 202(d), a logic low (e.g., binary “0” data state) may be written to the memory cell 12.


The erase hot-hole write operation may perform a write logic low (e.g., binary “0” data state) operation by accumulate/store minority charge carriers (e.g., holes) in order to compensate for the majority charge carriers (e.g., electrons) that may have accumulated/stored in the memory cell 12. During the erase hot-hole operation, the P− substrate 130 and the source region 720 may be coupled to an electrical ground (e.g., 0V). Thus, the junction between the P− substrate 130 and the source region 720 may remain in reversed biased or weakly forward biased (e.g., above a reverse bias voltage and below a forward bias threshold voltage potential). A positive voltage potential may be applied to the drain region 724 via the bit line (CN) 30. In a particular embodiment, the positive voltage potential applied to the drain region 724 may be 5.0V. Also, a negative voltage potential may be applied to the plurality of word lines (WL) 28 (e.g., that are capacitively coupled to the body region 722 via the tunneling insulating layer 202). In a particular embodiment, the negative voltage potential applied to the plurality of word lines (WL) 28 (e.g., that may be capacitively coupled to the body region 722 via the tunneling insulating layer 202) may be −11.0V.


The positive voltage potential applied to the drain region 724 and the negative voltage potential applied to the plurality of word lines (WL) 28 may create a band-to-band tunneling (gate-induced drain leakage “GIDL”) effect between the drain region 724 and the body region 722. Due to the band-to-band tunneling (gate-induced drain leakage “GIDL”) effect, minority charge carriers (e.g., holes) may be injected into the charge trapping region 202(d) by the negative voltage potential applied to the plurality of word lines (WL) 28. A predetermined amount of minority charge carriers (e.g., holes) may be accumulated/stored in the charge trapping region 202(d) of the memory cell 12. The predetermined amount of minority charge carriers (e.g., holes) that may be accumulated/stored in the charge trapping region 202(d) may outnumber the amount of majority charge carriers (e.g., electrons) that may be accumulated/stored in the charge trapping region 202(d). The predetermine amount of minority charge carriers (e.g., holes) accumulated/stored in the charge trapping region 202(d) of the memory cell 12 may represent that a logic low (e.g., binary “0” data state) may be stored in the memory cell 12.


The program forward node tunneling write operation may perform a write logic high (e.g., binary “1” data state) operation by injecting majority charge carriers (e.g., electrons) into the memory cell 12. During the program forward node tunneling write operation, the P− substrate 130 may be coupled to an electrical ground (e.g., 0V), the selected source region (Src<1>) 720 may be coupled to an electrical ground (e.g., 0V), and the selected drain region (CN1) 724 may be coupled to an electrical ground (e.g., 0V). The unselected source region (Src<n>) 720 of the memory cell 12 may be decoupled from a voltage potential source/current source and may be electrically floating (e.g., open). A positive voltage potential may be applied to the selected word line (WL0) 28 (e.g., that may be capacitively coupled the body region 722 of the memory cell 12 via the tunneling insulating layer 202). In a particular embodiment, the positive voltage potential applied to the selected word line (WL0) 28 may be 16.0V.


The positive voltage potential applied to the selected word line (WL0) 28 may turn the memory transistor (e.g., comprising the source region 720, the body region 722, and/or the drain region 724) to an “ON” state. The positive voltage potential applied to the selected word line (WL0) 28 may cause a predetermined amount of majority charge carriers (e.g., electrons) to be injected into the body region 722 of the memory cell 12 when the memory transistor (e.g., comprising the source region 720, the body region 722, and/or the drain region 724) is turned to an “ON” state. The predetermined amount of majority charge carriers (e.g., electrons) may be tunneled into and/or accumulated/stored in the charge trapping region 202(d) to represent that a logic high (e.g., binary “1” data state) is stored in the memory cell 12.


For an unselected memory cell 12, the voltage potential applied to the plurality of word lines (WL) 28 may be coupled to an electrical ground (e.g., 0V). A positive voltage potential may be applied to the drain region 724 via the bit line (CNn) 30. In a particular embodiment, the positive voltage potential applied to the drain region 724 via the unselected bit line (CNn) 30 may be 3.0V. The memory transistor (e.g., comprising the source region 720, the body region 722, and/or the drain region 724) may be turned to an “OFF” state. No majority charge carriers or a small amount of majority charge carriers (e.g., electrons) may be injected into the body region 722 of the memory cell 12. Thus, the program forward node tunnel write operation may not be performed on the unselected memory cell 12.


The program hot-electron write operation may perform a write logic high (e.g., binary “1” data state) operation by accumulating/storing majority charge carriers (e.g., electrons) in the memory cell 12. During the program hot-electron write operation, the P− substrate 130 may be coupled to an electrical ground (e.g., 0V) and the selected source region (Src<1>) 720 may be coupled to an electrical ground (e.g., 0V). The junction between the P− substrate 130 and the source region 720 may be reversed biased or weakly forward biased (e.g., above a reverse bias voltage and below a forward bias threshold voltage potential). A positive voltage potential may be applied to the drain region 724 via the bit line (CN1) 30. In a particular embodiment, the positive voltage potential applied to the drain region 724 via the bit line (CN1) 30 may be 5.0V.


A positive voltage potential may be applied to the first word line (WL<0>) 28 that may be capacitively coupled to the first floating body region 14a of the body region 722. A negative voltage potential may be applied to the second word line (WL<1>) 28 that may be capacitively coupled to the second floating body region 14b of the body region 722. The positive voltage potentials applied to the drain region 724 and/or the word line (WL<0>) 28 may create a band-to-band tunneling (gate-induced drain leakage “GIDL”) effect between the drain region 724 and the body region 722. A predetermined amount of majority charge carrier (e.g., electrons) may be tunneled into the charge trapping region 202(d). The positive voltage potential applied to the first word line (WL<0>) 28 (e.g., that may be capacitively coupled to the first floating body region 14a of the body region 722) may cause an accumulation/storage of majority charge carriers (e.g., electrons) in the charge trapping region 202(d) of the first floating body region 14a. The negative voltage potential applied to the second word line (WL<1>) 28 may repel majority charge carriers (e.g., electrons) injected into the second floating body region 14b of the body region 722. The predetermined amount of majority charge carriers (e.g., electrons) stored in the first floating body region 14a of the body region 722 may represent that a logic high (e.g., binary “1” data state) is stored in the memory cell 12.


A read operation may be performed to read a data state (e.g., a logic low (e.g., binary “0” data state) and/or a logic high (e.g., binary “1” data state)) stored in the memory cell 12. During a read operation, the P− substrate 130 may be coupled to an electrical ground (e.g., 0V) and the selected source region (Src<1>) 720 may be coupled to an electrical ground (e.g., 0V). A positive voltage potential may be applied to the drain region 724 of the memory cell 12 via the bit line (CN) 30. In a particular embodiment, the positive voltage potential applied to the drain region 724 may be 1.0V. A positive voltage potential may be applied to the first word line (WL0<0>) 28 that may be capacitively coupled to the first floating body region 14a of the body region 722 via the tunneling insulating layer 202. A negative voltage potential may be applied to the second word line (WL<1>) 28 that may be capacitively coupled to the second floating body region 14b of the body region 722 via the tunneling insulating layer 202. In a particular embodiment, the positive voltage potential applied to the first word line (WL<0>) 28 that may be capacitively coupled to the first floating body region 14a may be 3.0V. In another embodiment, the negative voltage potential applied to the second word line (WL<1>) 28 that may be capacitively coupled to the second floating body region 14b may be −3.0V.


Under such biasing, the memory transistor (e.g., comprising the source region 720, the body region 722, and/or the drain region 724 may be turned to an “ON” state via the first floating body region 14a and/or the drain region 724. The memory transistor (e.g., comprising the source region 720, the body region 722, and/or the drain region 724) may be turned to an “OFF” state via the second floating body region 14b and the drain region 724. The majority charge carriers (e.g., electrons) may flow from the first floating body region 14a to the drain region 724 when the memory transistor (e.g., comprising the source region 720, the body region 722, and/or the drain region 724) is turned to an “ON” state. In a particular embodiment, when a logic low (e.g., binary “0” data state) is stored in the memory cell 12, a predetermined amount of voltage potential and/or current may be detected at the drain region 724. In another embodiment, when a logic high (e.g., binary “1” data state) is stored in the memory cell 12, no voltage potential and/or current may be detected at the drain region 724.


At this point it should be noted that providing a semiconductor memory device in accordance with the present disclosure as described above may involve the processing of input data and the generation of output data to some extent. This input data processing and output data generation may be implemented in hardware or software. For example, specific electronic components may be employed in a semiconductor memory device or similar or related circuitry for implementing the functions associated with providing a semiconductor memory device in accordance with the present disclosure as described above. Alternatively, one or more processors operating in accordance with instructions may implement the functions associated with providing a semiconductor memory device in accordance with the present disclosure as described above. If such is the case, is within the scope of the present disclosure that such instructions may be stored on one or more non-transitory processor readable storage media (e.g., a magnetic disk or other storage medium), or transmitted to one or more processors via one or more signals embodied in one or more carrier waves.


The present disclosure is not to be limited in scope by the specific embodiments described herein. Indeed, other various embodiments of and modifications to the present disclosure, in addition to those described herein, will be apparent to those of ordinary skill in the art from the foregoing description and accompanying drawings. Thus, such other embodiments and modifications are intended to fall within the scope of the present disclosure. Further, although the present disclosure has been described herein in the context of at least one particular implementation in at least one particular environment for at least one particular purpose, those of ordinary skill in the art will recognize that its usefulness is not limited thereto and that the present disclosure may be beneficially implemented in any number of environments for any number of purposes. Accordingly, the claims set forth below should be construed in view of the full breadth and spirit of the present disclosure as described herein.

Claims
  • 1. A semiconductor memory device comprising: a plurality of memory cells arranged in an array of rows and columns, each memory cell comprising: a first region coupled to a source line;a second region coupled to a bit line; anda body region capacitively coupled to two distinct word lines via two respective multilayer tunneling insulating regions and disposed between the first region and the second region, wherein each of the two distinct word lines is disposed directly adjacent to its respective multilayer tunneling insulating region, wherein each of the two distinct word lines is configured to be operated independently to control access to a respective portion of the body region, and wherein the two respective multilayer tunneling insulating regions extend along respective lateral sides of the first region, the second region, and the body region beyond where the body region is capacitively coupled to the two distinct word lines;wherein the first region, the body region, and the second region are disposed in a respective sequential contiguous relationship and extend outward from a substrate in a pillar structure.
  • 2. The semiconductor memory device according to claim 1, wherein the first region and the second region are doped with donor impurities.
  • 3. The semiconductor memory device according to claim 1, wherein the body region is doped with acceptor impurities.
  • 4. The semiconductor memory device according to claim 1, wherein each tunneling insulating layer comprises a plurality of insulating or dielectric layers.
  • 5. The semiconductor memory device according to claim 4, wherein the plurality of insulating or dielectric layers comprise at least one of a thermal oxide layer, a nitride layer, an oxide layer, a charge trapping nitride layer, and a blocking oxide layer.
  • 6. The semiconductor memory device according to claim 5, wherein the plurality of insulating or dielectric layers are of various thicknesses.
  • 7. The semiconductor memory device according to claim 1, wherein at least one word line comprises a plurality of layers.
  • 8. The semiconductor memory device according to claim 7 wherein the plurality of layers of the word line comprise a first silicon layer having a thickness of approximately one tenth of a thickness of a second metal layer.
  • 9. The semiconductor memory device according to claim 1, wherein the substrate defines a plane and is coupled to an electrical ground.
  • 10. The semiconductor memory device according to claim 1, wherein the body region comprises a first floating body region and a second floating body region.
  • 11. The semiconductor memory device according to claim 10, wherein the first floating body region is capacitively coupled to a first word line of the two distinct word lines and the second floating body region is capacitively coupled to a second word line of the two distinct word lines.
  • 12. The semiconductor memory device according to claim 1, wherein at least one word line is capacitively coupled to a second body region.
  • 13. The semiconductor memory device according to claim 12, wherein the at least one word line is capacitively coupled to a first floating gate region of the body region and a second floating gate region of the second body region.
  • 14. The semiconductor memory device according to claim 1 wherein the first region comprises a continuous planar region.
  • 15. The semiconductor memory device according to claim 14, wherein the first region further comprises a plurality of protrusions formed on the continuous planar region.
  • 16. The semiconductor memory device according to claim 1, wherein the first region comprises an elongated continuous planar region.
  • 17. The semiconductor memory device according to claim 16, wherein the elongated continuous planar region forms a column or a row of the array.
  • 18. A method for biasing a semiconductor memory device comprising the steps of: applying a plurality of voltage potentials to a plurality of memory cells arranged in an array of rows and columns, wherein applying the plurality of voltage potentials to the plurality of memory cells comprises for each memory cell: applying a first voltage potential to a first region of the memory cell;applying a second voltage potential to a second region of the memory cell; andapplying respective third voltage potentials to a body region of the memory cell via two distinct word lines that are capacitively coupled to the body region via two respective multilayer tunneling insulating regions, wherein each of the two distinct word lines is disposed directly adjacent to its respective multilayer tunneling insulating region, wherein each of the two distinct word lines is configured to be operated independently to control access to a respective portion of the body region, and wherein the two respective multilayer tunneling insulating regions extend along respective lateral sides of the first region, the second region, and the body region beyond where the body region is capacitively coupled to the two distinct word lines;wherein the first region, the body region, and the second region are disposed in a respective sequential contiguous relationship and extend outward from a substrate in a pillar structure.
  • 19. The method according to claim 18, further comprising coupling the substrate to an electrical ground.
  • 20. The method according to claim 19, wherein the first voltage potential is applied to the first region to perform a write logic low operation.
  • 21. The method according to claim 20, wherein at least one third voltage potential applied to the body region is a negative voltage potential to repel majority charge carriers from the body region in order to perform the write logic low operation.
  • 22. The method according to claim 19, wherein the second voltage potential applied to the second region and at least one of the third voltage potentials applied to the body region are to perform a write logic low operation.
  • 23. The method according to claim 22, wherein the at least one of the third voltage potentials applied to the body region is a negative voltage potential that tunnels minority charge carriers into the body region in order to perform the write logic low operation.
  • 24. The method according to claim 19, wherein the second voltage potential applied to the second region and at least one of the third voltage potentials applied to the body region are positive voltage potentials in order to perform a write logic high operation.
  • 25. The method according to claim 24, wherein the positive voltage potentials applied to the second region and the body region creates a band-to-band tunneling effect to tunnel majority charge carriers to the body region in order to perform the write logic high operation.
  • 26. The method according to claim 19, wherein the second voltage potential applied to the second region and at least one of the third voltage potentials applied to the body region are to perform a write logic high operation.
  • 27. The method according to claim 26, wherein majority charge carriers are injected into the body region to perform the write logic high operation.
  • 28. The method according to claim 19, wherein the second voltage potential applied to the second region and at least one of the third voltage potentials applied to the body region are positive voltage potentials in order to perform a read operation.
US Referenced Citations (305)
Number Name Date Kind
3439214 Kabell Apr 1969 A
3997799 Baker Dec 1976 A
4032947 Kesel et al. Jun 1977 A
4250569 Sasaki et al. Feb 1981 A
4253106 Goldsmith et al. Feb 1981 A
4262340 Sasaki et al. Apr 1981 A
4298962 Hamano et al. Nov 1981 A
4371955 Sasaki Feb 1983 A
4527181 Sasaki Jul 1985 A
4630089 Sasaki et al. Dec 1986 A
4658377 McElroy Apr 1987 A
4791610 Takemae Dec 1988 A
4807195 Busch et al. Feb 1989 A
4954989 Auberton-Herve et al. Sep 1990 A
4979014 Hieda et al. Dec 1990 A
5010524 Fifield et al. Apr 1991 A
5144390 Matloubian Sep 1992 A
5164805 Lee Nov 1992 A
5258635 Nitayama et al. Nov 1993 A
5313432 Lin et al. May 1994 A
5315541 Harari et al. May 1994 A
5350938 Matsukawa Sep 1994 A
5355330 Hisamoto et al. Oct 1994 A
5388068 Ghoshal et al. Feb 1995 A
5397726 Bergemont et al. Mar 1995 A
5432730 Shubat et al. Jul 1995 A
5446299 Acovic et al. Aug 1995 A
5448513 Hu et al. Sep 1995 A
5466625 Hsieh et al. Nov 1995 A
5489792 Hu et al. Feb 1996 A
5506436 Hayashi et al. Apr 1996 A
5515383 Katoozi May 1996 A
5526307 Yiu et al. Jun 1996 A
5528062 Hsieh et al. Jun 1996 A
5568356 Schwartz Oct 1996 A
5583808 Brahmbhatt Dec 1996 A
5593912 Rajeevakumar Jan 1997 A
5606188 Bronner et al. Feb 1997 A
5608250 Kalnitsky Mar 1997 A
5627092 Alsmeier et al. May 1997 A
5631186 Park et al. May 1997 A
5677867 Hazani Oct 1997 A
5696718 Hartmann Dec 1997 A
5740099 Tanigawa Apr 1998 A
5754469 Hung et al. May 1998 A
5774411 Hsieh et al. Jun 1998 A
5778243 Aipperspach et al. Jul 1998 A
5780906 Wu et al. Jul 1998 A
5784311 Assaderaghi et al. Jul 1998 A
5798968 Lee et al. Aug 1998 A
5811283 Sun Sep 1998 A
5847411 Morii Dec 1998 A
5877978 Morishita et al. Mar 1999 A
5886376 Acovic et al. Mar 1999 A
5886385 Arisumi et al. Mar 1999 A
5897351 Forbes Apr 1999 A
5929479 Oyama Jul 1999 A
5929480 Hisamune Jul 1999 A
5930648 Yang Jul 1999 A
5936265 Koga Aug 1999 A
5939745 Park et al. Aug 1999 A
5943258 Houston et al. Aug 1999 A
5943581 Lu et al. Aug 1999 A
5960265 Acovic et al. Sep 1999 A
5963473 Norman Oct 1999 A
5968840 Park et al. Oct 1999 A
5977578 Tang Nov 1999 A
5982003 Hu et al. Nov 1999 A
5986914 McClure Nov 1999 A
6018172 Hidada et al. Jan 2000 A
6048756 Lee et al. Apr 2000 A
6081443 Morishita et al. Jun 2000 A
6081456 Dadashev Jun 2000 A
6096598 Furukawa et al. Aug 2000 A
6097056 Hsu et al. Aug 2000 A
6097624 Chung et al. Aug 2000 A
6111778 MacDonald et al. Aug 2000 A
6121077 Hu et al. Sep 2000 A
6133597 Li et al. Oct 2000 A
6157216 Lattimore et al. Dec 2000 A
6171923 Chi et al. Jan 2001 B1
6177300 Houston et al. Jan 2001 B1
6177698 Gruening et al. Jan 2001 B1
6177708 Kuang et al. Jan 2001 B1
6214694 Leobandung et al. Apr 2001 B1
6222217 Kunikiyo Apr 2001 B1
6225158 Furukawa et al. May 2001 B1
6229161 Nemati et al. May 2001 B1
6245613 Hsu et al. Jun 2001 B1
6252281 Yamamoto et al. Jun 2001 B1
6262935 Parris et al. Jul 2001 B1
6292424 Ohsawa Sep 2001 B1
6297090 Kim Oct 2001 B1
6300649 Hu et al. Oct 2001 B1
6320227 Lee et al. Nov 2001 B1
6333532 Davari et al. Dec 2001 B1
6333866 Ogata Dec 2001 B1
6350653 Adkisson et al. Feb 2002 B1
6351426 Ohsawa Feb 2002 B1
6359802 Lu et al. Mar 2002 B1
6384445 Hidaka et al. May 2002 B1
6391658 Gates et al. May 2002 B1
6403435 Kang et al. Jun 2002 B1
6421269 Somasekhar et al. Jul 2002 B1
6424011 Assaderaghi et al. Jul 2002 B1
6424016 Houston Jul 2002 B1
6429477 Mandelman et al. Aug 2002 B1
6432769 Fukuda et al. Aug 2002 B1
6440872 Mandelman et al. Aug 2002 B1
6441435 Chan Aug 2002 B1
6441436 Wu et al. Aug 2002 B1
6466511 Fujita et al. Oct 2002 B2
6479862 King et al. Nov 2002 B1
6480407 Keeth Nov 2002 B1
6492211 Divakaruni et al. Dec 2002 B1
6518105 Yang et al. Feb 2003 B1
6531754 Nagano et al. Mar 2003 B1
6537871 Forbes Mar 2003 B2
6538916 Ohsawa Mar 2003 B2
6544837 Divakaruni et al. Apr 2003 B1
6548848 Horiguchi et al. Apr 2003 B2
6549450 Hsu et al. Apr 2003 B1
6552398 Hsu et al. Apr 2003 B2
6552932 Cernea Apr 2003 B1
6556477 Hsu et al. Apr 2003 B2
6560142 Ando May 2003 B1
6563733 Liu et al. May 2003 B2
6566177 Radens et al. May 2003 B1
6567330 Fujita et al. May 2003 B2
6573566 Ker et al. Jun 2003 B2
6574135 Komatsuzaki Jun 2003 B1
6590258 Divakauni et al. Jul 2003 B2
6590259 Adkisson et al. Jul 2003 B2
6617651 Ohsawa Sep 2003 B2
6621725 Ohsawa Sep 2003 B2
6632723 Watanabe et al. Oct 2003 B2
6650565 Ohsawa Nov 2003 B1
6653175 Nemati et al. Nov 2003 B1
6686624 Hsu Feb 2004 B2
6703673 Houston Mar 2004 B2
6707118 Muljono et al. Mar 2004 B2
6714436 Burnett et al. Mar 2004 B1
6721222 Somasekhar et al. Apr 2004 B2
6825524 Ikehashi et al. Nov 2004 B1
6861689 Burnett Mar 2005 B2
6870225 Bryant et al. Mar 2005 B2
6882566 Nejad et al. Apr 2005 B2
6888770 Ikehashi May 2005 B2
6891225 Horiguchi et al. May 2005 B2
6894913 Yamauchi May 2005 B2
6897098 Hareland et al. May 2005 B2
6903984 Tang et al. Jun 2005 B1
6909151 Hareland et al. Jun 2005 B2
6912150 Portmann et al. Jun 2005 B2
6913964 Hsu Jul 2005 B2
6936508 Visokay et al. Aug 2005 B2
6969662 Fazan et al. Nov 2005 B2
6975536 Maayan et al. Dec 2005 B2
6982902 Gogl et al. Jan 2006 B2
6987041 Ohkawa Jan 2006 B2
7030436 Forbes Apr 2006 B2
7037790 Chang et al. May 2006 B2
7041538 Ieong et al. May 2006 B2
7042765 Sibigtroth et al. May 2006 B2
7061806 Tang et al. Jun 2006 B2
7085153 Ferrant et al. Aug 2006 B2
7085156 Ferrant et al. Aug 2006 B2
7170807 Fazan et al. Jan 2007 B2
7177175 Fazan et al. Feb 2007 B2
7187581 Ferrant et al. Mar 2007 B2
7230846 Keshavarzi Jun 2007 B2
7233024 Scheuerlein et al. Jun 2007 B2
7256459 Shino Aug 2007 B2
7301803 Okhonin et al. Nov 2007 B2
7301838 Waller Nov 2007 B2
7317641 Scheuerlein Jan 2008 B2
7324387 Bergemont et al. Jan 2008 B1
7335934 Fazan Feb 2008 B2
7341904 Willer Mar 2008 B2
7416943 Figura et al. Aug 2008 B2
7456439 Horch Nov 2008 B1
7460395 Cho et al. Dec 2008 B1
7477540 Okhonin et al. Jan 2009 B2
7492632 Carman Feb 2009 B2
7517744 Mathew et al. Apr 2009 B2
7539041 Kim et al. May 2009 B2
7542340 Fisch et al. Jun 2009 B2
7542345 Okhonin et al. Jun 2009 B2
7545694 Srinivasa Raghavan et al. Jun 2009 B2
7606066 Okhonin et al. Oct 2009 B2
7688629 Kim Mar 2010 B2
7696032 Kim et al. Apr 2010 B2
8315099 Van Buskirk et al. Nov 2012 B2
20010050406 Akita et al. Dec 2001 A1
20010055859 Yamada et al. Dec 2001 A1
20020030214 Horiguchi Mar 2002 A1
20020034855 Horiguchi et al. Mar 2002 A1
20020036322 Divakauni et al. Mar 2002 A1
20020051378 Ohsawa May 2002 A1
20020064913 Adkisson et al. May 2002 A1
20020070411 Vermandel et al. Jun 2002 A1
20020072155 Liu et al. Jun 2002 A1
20020076880 Yamada et al. Jun 2002 A1
20020086463 Houston et al. Jul 2002 A1
20020089038 Ning Jul 2002 A1
20020098643 Kawanaka et al. Jul 2002 A1
20020110018 Ohsawa Aug 2002 A1
20020114191 Iwata et al. Aug 2002 A1
20020130341 Horiguchi et al. Sep 2002 A1
20020160581 Watanabe et al. Oct 2002 A1
20020180069 Houston Dec 2002 A1
20030003608 Arikado et al. Jan 2003 A1
20030015757 Ohsawa Jan 2003 A1
20030035324 Fujita et al. Feb 2003 A1
20030042516 Forbes et al. Mar 2003 A1
20030047784 Matsumoto et al. Mar 2003 A1
20030057487 Yamada et al. Mar 2003 A1
20030057490 Nagano et al. Mar 2003 A1
20030102497 Fried et al. Jun 2003 A1
20030112659 Ohsawa Jun 2003 A1
20030123279 Aipperspach et al. Jul 2003 A1
20030146474 Ker et al. Aug 2003 A1
20030146488 Nagano et al. Aug 2003 A1
20030151112 Yamada et al. Aug 2003 A1
20030231521 Ohsawa Dec 2003 A1
20030235075 Forbes Dec 2003 A1
20040021137 Fazan et al. Feb 2004 A1
20040021179 Lee Feb 2004 A1
20040029335 Lee et al. Feb 2004 A1
20040075143 Bae et al. Apr 2004 A1
20040108532 Forbes et al. Jun 2004 A1
20040188714 Scheuerlein et al. Sep 2004 A1
20040217420 Yeo et al. Nov 2004 A1
20040238845 Hu et al. Dec 2004 A1
20050001257 Schloesser et al. Jan 2005 A1
20050001269 Hayashi et al. Jan 2005 A1
20050017240 Fazan Jan 2005 A1
20050047240 Ikehashi et al. Mar 2005 A1
20050062088 Houston Mar 2005 A1
20050063224 Fazan et al. Mar 2005 A1
20050064659 Willer Mar 2005 A1
20050105342 Tang et al. May 2005 A1
20050111255 Tang et al. May 2005 A1
20050121710 Shino Jun 2005 A1
20050135169 Somasekhar et al. Jun 2005 A1
20050141262 Yamada et al. Jun 2005 A1
20050141290 Tang et al. Jun 2005 A1
20050145886 Keshavarzi et al. Jul 2005 A1
20050145935 Keshavarzi et al. Jul 2005 A1
20050167751 Nakajima et al. Aug 2005 A1
20050189576 Ohsawa Sep 2005 A1
20050208716 Takaura et al. Sep 2005 A1
20050226070 Ohsawa Oct 2005 A1
20050232043 Ohsawa Oct 2005 A1
20050242396 Park et al. Nov 2005 A1
20050265107 Tanaka Dec 2005 A1
20060043484 Cabral et al. Mar 2006 A1
20060084247 Liu Apr 2006 A1
20060091462 Okhonin et al. May 2006 A1
20060098481 Okhonin et al. May 2006 A1
20060126374 Waller et al. Jun 2006 A1
20060131650 Okhonin et al. Jun 2006 A1
20060223302 Chang et al. Oct 2006 A1
20060256606 Park Nov 2006 A1
20060261401 Bhattacharyya Nov 2006 A1
20070008811 Keeth et al. Jan 2007 A1
20070023833 Okhonin et al. Feb 2007 A1
20070045709 Yang Mar 2007 A1
20070058427 Okhonin et al. Mar 2007 A1
20070064489 Bauser Mar 2007 A1
20070085140 Bassin Apr 2007 A1
20070097751 Popoff et al. May 2007 A1
20070114599 Hshieh May 2007 A1
20070133330 Ohsawa Jun 2007 A1
20070138524 Kim et al. Jun 2007 A1
20070138530 Okhonin et al. Jun 2007 A1
20070187751 Hu et al. Aug 2007 A1
20070187775 Okhonin et al. Aug 2007 A1
20070200176 Kammler et al. Aug 2007 A1
20070252205 Hoentschel et al. Nov 2007 A1
20070263466 Morishita et al. Nov 2007 A1
20070278578 Yoshida Dec 2007 A1
20080049486 Gruening-von Schwerin Feb 2008 A1
20080083949 Zhu et al. Apr 2008 A1
20080099808 Burnett et al. May 2008 A1
20080130379 Ohsawa Jun 2008 A1
20080133849 Demi et al. Jun 2008 A1
20080144378 Park et al. Jun 2008 A1
20080165577 Fazan et al. Jul 2008 A1
20080251825 Lee Oct 2008 A1
20080251830 Higashi et al. Oct 2008 A1
20080253179 Slesazeck Oct 2008 A1
20080258206 Hofmann Oct 2008 A1
20080277720 Youn et al. Nov 2008 A1
20090086535 Ferrant et al. Apr 2009 A1
20090121269 Caillat et al. May 2009 A1
20090127592 El-Kareh et al. May 2009 A1
20090127614 Bhattacharyya May 2009 A1
20090161441 Masuoka et al. Jun 2009 A1
20090201723 Okhonin et al. Aug 2009 A1
20100085813 Shino Apr 2010 A1
20100091586 Carman Apr 2010 A1
20100110816 Nautiyal et al. May 2010 A1
20100271857 Luthra et al. Oct 2010 A1
20100271880 Carman Oct 2010 A1
Foreign Referenced Citations (113)
Number Date Country
272437 Jul 1927 CA
0 030 856 Jun 1981 EP
0 350 057 Jan 1990 EP
0 354 348 Feb 1990 EP
0 202 515 Mar 1991 EP
0 207 619 Aug 1991 EP
0 175 378 Nov 1991 EP
0 253 631 Apr 1992 EP
0 513 923 Nov 1992 EP
0 300 157 May 1993 EP
0 564 204 Oct 1993 EP
0 579 566 Jan 1994 EP
0 362 961 Feb 1994 EP
0 599 506 Jun 1994 EP
0 359 551 Dec 1994 EP
0 366 882 May 1995 EP
0 465 961 Aug 1995 EP
0 694 977 Jan 1996 EP
0 333 426 Jul 1996 EP
0 727 820 Aug 1996 EP
731972 Sep 1996 EP
0 739 097 Oct 1996 EP
744772 Nov 1996 EP
0 245 515 Apr 1997 EP
788165 Aug 1997 EP
0 801 427 Oct 1997 EP
0 510 607 Feb 1998 EP
844671 May 1998 EP
0 537 677 Aug 1998 EP
0 858 109 Aug 1998 EP
0 860 878 Aug 1998 EP
0 869 511 Oct 1998 EP
0 878 804 Nov 1998 EP
920059 Jun 1999 EP
924766 Jun 1999 EP
0 642 173 Jul 1999 EP
0 727 822 Aug 1999 EP
0 933 820 Aug 1999 EP
951072 Oct 1999 EP
0 971 360 Jan 2000 EP
0 980 101 Feb 2000 EP
0 601 590 Apr 2000 EP
0 993 037 Apr 2000 EP
0 836 194 May 2000 EP
0 599 388 Aug 2000 EP
0 689 252 Aug 2000 EP
0 606 758 Sep 2000 EP
0 682 370 Sep 2000 EP
1 073 121 Jan 2001 EP
0 726 601 Sep 2001 EP
1 162 744 Dec 2001 EP
1162663 Dec 2001 EP
1 179 850 Feb 2002 EP
1 180 799 Feb 2002 EP
1 191 596 Mar 2002 EP
1 204 146 May 2002 EP
1 204 147 May 2002 EP
1 209 747 May 2002 EP
1 233 454 Aug 2002 EP
0 725 402 Sep 2002 EP
1 237 193 Sep 2002 EP
1 241 708 Sep 2002 EP
1 253 634 Oct 2002 EP
1 280 205 Jan 2003 EP
1 288 955 Mar 2003 EP
1482562 Dec 2004 EP
2197494 Mar 1974 FR
1 414 228 Nov 1975 GB
H04-176163 Jun 1922 JP
S62-007149 Jan 1987 JP
62-128567 Jun 1987 JP
S62-272561 Nov 1987 JP
02-294076 Dec 1990 JP
03-171768 Jul 1991 JP
04-093086 Mar 1992 JP
04-239177 Aug 1992 JP
H04-302477 Oct 1992 JP
05-347419 Dec 1993 JP
H08-148587 Jun 1996 JP
08-213624 Aug 1996 JP
H08-213624 Aug 1996 JP
08-274277 Oct 1996 JP
H08-316337 Nov 1996 JP
09-046688 Feb 1997 JP
09-082912 Mar 1997 JP
10-242470 Sep 1998 JP
H10-256510 Sep 1998 JP
11-087649 Mar 1999 JP
12-389106 Dec 2000 JP
2002-009081 Jan 2002 JP
2002-083945 Mar 2002 JP
2002-094027 Mar 2002 JP
2002-176154 Jun 2002 JP
2002-246571 Aug 2002 JP
2002-329795 Nov 2002 JP
2002-343886 Nov 2002 JP
2002-353080 Dec 2002 JP
2003-031693 Jan 2003 JP
2003-068877 Mar 2003 JP
2003-068885 Mar 2003 JP
2003-086712 Mar 2003 JP
2003-100641 Apr 2003 JP
2003-100900 Apr 2003 JP
2003-132682 May 2003 JP
2003-203967 Jul 2003 JP
2003-243528 Aug 2003 JP
2004-335553 Nov 2004 JP
2007527614 Sep 2007 JP
2009-152498 Jul 2009 JP
2012-247735 Dec 2012 JP
WO 0124268 Apr 2001 WO
WO 2005008778 Jan 2005 WO
WO-2006026159 Mar 2006 WO
Non-Patent Literature Citations (175)
Entry
International Search Report and Written Opinion corresponding to International Application No. PCT/US2012/040891, Dec. 26, 2012, 8 pages.
Arimoto et al., A Configurable Enhanced T2RAM Macro for System-Level Power Management Unified Memory, 2006, VLSI Symposium.
Arimoto, A High-Density Scalable Twin Transistor RAM (TTRAM) With Verify Control for SOI Platform Memory IPs, Nov. 2007, Solid-State Circuits.
Asian Technology Information Program (ATIP) Scoops™, “Novel Capacitorless 1T-DRAM From Single-Gate PD-SOI to Double-Gate FinDRAM”, May 9, 2005, 9 pages.
Assaderaghi et al., “A Dynamic Threshold Voltage MOSFET (DTMOS) for Ultra-Low Voltage Operation”, IEEE IEDM, 1994, pp. 809-812.
Assaderaghi et al., “A Dynamic Threshold Voltage MOSFET (DTMOS) for Very Low Voltage Operation”, IEEE Electron Device Letters, vol. 15, No. 12, Dec. 1994, pp. 510-512.
Assaderaghi et al., “A Novel Silicon-On-Insulator (SOI) MOSFET for Ultra Low Voltage Operation”, 1994 IEEE Symposium on Low Power Electronics, pp. 58-59.
Assaderaghi et al., “Dynamic Threshold-Voltage MOSFET (DTMOS) for Ultra-Low Voltage VLSI”, IEEE Transactions on Electron Devices, vol. 44, No. 3, Mar. 1997, pp. 414-422.
Assaderaghi et al., “High-Field Transport of Inversion-Layer Electrons and Holes Including Velocity Overshoot”, IEEE Transactions on Electron Devices, vol. 44, No. 4, Apr. 1997, pp. 664-671.
Avci, Floating Body Cell (FBC) Memory for 16-nm Technology with Low Variation on Thin Silicon and 10-nm BOX, Oct. 2008, SOI Conference.
Bae, Evaluation of 1T RAM using Various Operation Methods with SOONO (Silicon-On-ONO) device, Dec. 2008, IEDM.
Ban et al., Integration of Back-Gate Doping for 15-nm Node Floating Body Cell (FBC) Memory, Components Research, Process Technology Modeling, presented in the 2010 VLSI Symposium on Jun. 17, 2010.
Ban, A Scaled Floating Body Cell (FBC) Memory with High-k+Metal Gate on Thin-Silicon and Thin-BOX for 16-nm Technology Node and Beyond, Jun. 2008, VLSI Symposium.
Ban, Ibrahim, et al., “Floating Body Cell with Independently-Controlled Double Gates for High Density Memory,” Electron Devices Meeting, 2006. IEDM '06, International, IEEE, Dec. 11-13, 2006.
Bawedin, Maryline, et al., A Capacitorless 1T Dram on SOI Based on Dynamic Coupling and Double-Gate Operation, IEEE Electron Device Letters, vol. 29, No. 7, Jul. 2008.
Blagojevic et al., Capacitorless TR DRAM Sensing Scheme Automatice Reference Generation, 2006, IEEE J.Solid State Circuits.
Blalock, T., “A High-Speed Clamped Bit-Line Current-Mode Sense Amplifier”, IEEE Journal of Solid-State Circuits, vol. 26, No. 4, Apr. 1991, pp. 542-548.
Butt, Scaling Limits of Double Gate and Surround Gate Z-RAM Cells, 2007, IEEE Trans. on El. Dev.
Chan et al., “Effects of Floating Body on Double Polysilicon Partially Depleted SOI Nonvolatile Memory Cell”, IEEE Electron Device Letters, vol. 24, No. 2, Feb. 2003, pp. 75-77.
Chan, et al., “SOI MOSFET Design for All-Dimensional Scaling with Short Channel, Narrow Width and Ultra-thin Films”, IEEE IEDM, 1995, pp. 631-634.
Chi et al., “Programming and Erase with Floating-Body for High Density Low Voltage Flash EEPROM Fabricated on SOI Wafers”, Proceedings 1995 IEEE International SOI Conference, Oct. 1995, pp. 129-130.
Cho et al., “Novel DRAM Cell with Amplified Capacitor for Embedded Application”, IEEE, Jun. 2009.
Cho, A novel capacitor-less DRAM cell using Thin Capacitively-Coupled Thyristor (TCCT), 2005, IEDM.
Choi et al., Current Flow Mechanism in Schottky-Barrier MOSFET and Application to the 1T-DRAM, 2008, SSDM.
Choi, High Speed Flash Memory and 1T-DRAM on Dopant Segregated Schottky Barrier (DSSB) FinFET SONOS Device for Multi-functional SoC Applications, Dec. 2008, IEDM.
Clarke, Junctionless Transistors Could Simply Chip Making, Say Researchers, EE Times, Feb. 2010, www.eetimes.com/showArticle.jhtml?articleID=223100050.
Colinge, J.P., “An SOI voltage-controlled bipolar-MOS device”, IEEE Transactions on Electron Devices, vol. ED-34, No. 4, Apr. 1987, pp. 845-849.
Colinge, Nanowire Transistors Without Junctions, Nature NanoTechnology, vol. 5, 2010, pp. 225-229.
Collaert et al., Optimizing the Readout Bias for the Capacitorless 1T Bulk FinFET RAM Cell, 2009, IEEE EDL.
Collaert, Comparison of scaled floating body RAM architectures, Oct. 2008, SOI Conference.
Ershov, Optimization of Substrate Doping for Back-Gate Control in SOI T-RAM Memory Technology, 2005, SOI Conference.
Ertosun et al., A Highly Scalable Capacitorless Double Gate Quantum Well Single Transistor DRAM: 1T-QW DRAM, 2008, IEEE EDL.
Fazan et al., “A Simple 1-Transistor Capacitor-Less Memory Cell for High Performance Embedded DRAMs”, IEEE 2002 Custom Integrated Circuits Conference, Jun. 2002, pp. 99-102.
Fazan, A Highly Manufacturable Capacitor-less 1T-DRAM Concept, 2002, SPIE.
Fazan, et al., “Capacitor-Less 1-Transistor DRAM”, 2002 IEEE International SOI Conference, Oct. 2002, pp. 10-13.
Fazan, P., “MOSFET Design Simplifies DRAM”, EE Times, May 14, 2002 (3 pages).
Fisch, Beffa, Bassin, Soft Error Performance of Z-RAM Floating Body Memory, 2006, SOI Conference.
Fisch, Carman, Customizing SOI Floating Body Memory Architecture for System Performance and Lower Cost, 2006, SAME.
Fisch, Z-RAM® Ultra-Dense Memory for 90nm and Below, 2006, Hot Chips.
Fossum et al., New Insights on Capacitorless Floating Body DRAM Cells, 2007, IEEE EDL.
Fujita, Array Architectureof Floating Body Cell (FBC) with Quasi-Shielded Open Bit Line Scheme for sub-40nm Node, 2008, SOI Conference.
Furuhashi, Scaling Scenario of Floating Body Cell (FBC) Suppressing Vth Variation Due to Random Dopant Fluctuation, Dec. 2008, SOI Conference.
Furuyama et al., “An Experimental 2-bit/Cell Storage DRAM for Macrocell or Memory-on-Logic Application”, IEEE Journal of Solid-State Circuits, vol. 24, No. 2, Apr. 1989, pp. 388-393.
Giffard et al., “Dynamic Effects in SOI MOSFET's”, IEEE, 1991, pp. 160-161.
Gupta et al., SPICE Modeling of Self Sustained Operation (SSO) to Program Sub-90nm Floating Body Cells, Oct. 2009, Conf on Simulation of Semiconductor Processes & Devices.
Han et al., Bulk FinFET Unified-RAM (URAM) Cell for Multifunctioning NVM and Capacitorless 1T-DRAM, 2008, IEEE EDL.
Han et al., Partially Depleted SONOS FinFET for Unified RAM (URAM) Unified Function for High-Speed 1T DRAM and Nonvolatile Memory, 2008, IEEE EDL.
Han, Energy Band Engineered Unified-RAM (URAM) for Multi-Functioning 1T-DRAM and NVM, Dec. 2008, IEDM.
Han, Parasitic BJT Read Method for High-Performance Capacitorless 1T-DRAM Mode in Unified RAM, Oct. 2009, IEEE EDL.
Hara, Y., “Toshiba's DRAM Cell Piggybacks on SOI Wafer”, EE Times, Jun. 2003.
Hu, C., “SOI (Silicon-on-Insulator) for High Speed Ultra Large Scale Integration”, Jpn. J. Appl. Phys. vol. 33 (1994) pp. 365-369, Part 1, No. 1B, Jan. 1994.
Idei et al., “Soft-Error Characteristics in Bipolar Memory Cells with Small Critical Charge”, IEEE Transactions on Electron Devices, vol. 38, No. 11, Nov. 1991, pp. 2465-2471.
Ikeda et al., “3-Dimensional Simulation of Turn-off Current in Partially Depleted SOI MOSFETs”, IEIC Technical Report, Institute of Electronics, Information and Communication Engineers, 1998, vol. 97, No. 557 (SDM97 186-198), pp. 27-34.
Inoh et al., “FBC (Floating Body Cell) for Embedded DRAM on SOI”, 2003 Symposium on VLSI Circuits Digest of Technical Papers, Jun. 2003 (2 pages).
Iyer et al., “SOI MOSFET on Low Cost SPIMOX Substrate”, IEEE IEDM, Sep. 1998, pp. 1001-1004.
Jang et al., Highly scalable Z-RAM with remarkably long data retention for DRAM application, Jun. 2009, VLSI.
Jeong et al., “A Capacitor-less 1T DRAM Cell Based on a Surrounding Gate MOSFET with Vertical Channel”, Technology Development Team, Technology Development Team, Samsung Electronics Co., Ltd., May 2007.
Jeong et al., “A New Capacitorless 1T DRAm Cell: Surrounding Gate MOSFET with Vertical Channel (SGVC Cell)”, IEEE Transactions on Nanotechnology, vol. 6, No. 3, May 2007.
Jeong et al., “Capacitorless DRAM Cell with Highly Scalable Surrounding Gate Structure”, Extended Abstracts of the 2006 International Conference on Solid State Devices and Materials, pp. 574-575, Yokohama (2006).
Jeong et al., “Capacitorless Dynamic Random Access Memory Cell with Highly Scalable Surrounding Gate Structure”, Japanese Journal of Applied Physics, vol. 46, No. 4B, pp. 2143-2147 (2007).
Kedzierski, J.; “Design Analysis of Thin-Body Silicide Source/Drain Devices”, 2001 IEEE International SOI Conference, Oct. 2001, pp. 21-22.
Kim et al., “Chip Level Reliability on SOI Embedded Memory”, Proceedings 1998 IEEE International SOI Conference, Oct. 1998, pp. 135-139.
Kuo et al., “A Capacitorless Double-Gate DRAM Cell Design for High Density Applications”, IEEE IEDM, Feb. 2002, pp. 843-846.
Kuo et al., “A Capacitorless Double-Gate DRAM Cell”, IEEE Electron Device Letters, vol. 23, No. 6, Jun. 2002, pp. 345-347.
Kuo et al., A Capacitorless Double Gate DRAM Technology for Sub 100 nm Embedded and Stand Alone Memory Applications, 2003, IEEE Trans. on El. Dev.
Kwon et al., “A Highly Scalable 4F2 DRAm Cell Utilizing a Doubly Gated Vertical Channel”, Extended Abstracts of the 2009 International Conference on Solid State Devices and Materials, UC Berkley, pp. 142-143 Sendai (2009).
Lee et al., “A Novel Pattern Transfer Process for Bonded SOI Giga-bit DRAMs”, Proceedings 1996 IEEE International SOI Conference, Oct. 1996, pp. 114-115.
Leiss et al., dRAM Design Using the Taper-Isolated Dynamic RAM Cell, IEEE Transactions on Electron Devices, vol. ED-29, No. 4, Apr. 1982, pp. 707-714.
Lin et al., “Opposite Side Floating Gate SOI FLASH Memory Cell”, IEEE, Mar. 2000, pp. 12-15.
Liu et al., Surface Generation-Recombination Processes of Gate and STI Oxide Interfaces Responsible for Junction Leakage on SOI, Sep. 2009, ECS Transactions, vol. 25.
Liu, Surface Recombination-Generation Processes of Gate, STI and Buried Oxide Interfaces, Responsible for Junction Leakage, ICSI, May 19, 2009.
Lon{hacek over (c)}ar et al., “One of Application of SOI Memory Cell-Memory Array”, IEEE Proc. 22nd International Conference on Microelectronics (MIEL 2000), vol. 2, NIS, Serbia, May 14-17, 2000, pp. 455-458.
Lu et al., A Novel Two-Transistor Floating Body/Gate Cell for Low Power Nanoscale Embedded DRAM, 2008, IEEE Trans. on El. Dev.
Ma, et al., “Hot-Carrier Effects in Thin-Film Fully Depleted SOI MOSFET's”, IEEE Electron Device Letters, vol. 15, No. 6, Jun. 1994, pp. 218-220.
Malhi et al., “Characteristics and Three-Dimensional Integration of MOSFET's in Small-Grain LPCVD Polycrystalline Silicon”, IEEE Transactions on Electron Devices, vol. ED-32, No. 2, Feb. 1985, pp. 258-281.
Malinge, An 8Mbit DRAM Design Using a 1TBulk Cell, 2005, VLSI Circuits.
Mandelman et al, “Floating-Body Concerns for SOI Dynamic Random Access Memory (DRAM)”, Proceedings 1996 IEEE International SOI Conference, Oct. 1996, pp. 136-137.
Matsuoka et al., FBC Potential of 6F2 Single Cell Operation in Multi Gbit Memories Confirmed by a Newly Developed Method for Measuring Signal Sense Margin, 2007, IEDM.
Minami, A Floating Body Cell (FBC) fully Compatible with 90nm CMOS Technology(CMOS IV) for 128Mb SOI DRAM, 2005, IEDM.
Mohapatra et al., Effect of Source/Drain Asymmetry on the Performance of Z-RAMò Devices, Oct. 2009, SOI conference.
Morishita, A Capacitorless Twin-Transistor Random Access Memory (TTRAM) on SOI, 2005, CICC.
Morishita, F. et al., “A Configurable Enhanced TTRAM Macro for System-Level Power Management Unified Memory”, IEEE Journal of Solid-State Circuits, vol. 42, No. 4, pp. 853, Apr. 2007.
Morishita, F., et al., “A 312-MHz 16-Mb Random-Cycle Embedded DRAM Macro With a Power-Down Data Retention Mode for Mobile Applications”, J. Solid-State Circuits, vol. 40, No. 1, pp. 204-212, 2005.
Morishita, F., et al., “Dynamic floating body control SOI CMOS for power managed multimedia ULSIs”, Proc. CICC, pp. 263-266, 1997.
Morishita, F., et al., “Leakage Mechanism due to Floating Body and Countermeasure on Dynamic Retention Mode of SOI-DRAM”, Symposium on VLSI Technology Digest of Technical Papers, pp. 141-142, 1995.
Nagoga, Studying of Hot Carrier Effect in Floating Body Soi Mosfets by the Transient Charge Pumping Technique, Switzerland 2003.
Nayfeh, A Leakage Current Model for SOI based Floating Body Memory that Includes the Poole-Frenkel Effect, 2008, SOI Conference.
Nemati, A Novel High Density, Low Voltage SRAM Cell with a Vertical NDR Device, 1998, VLSI Tech. Symp.
Nemati, A Novel Thyristor-based SRAM Cell (T-RAM) for High-Speed, Low-Voltage, Giga-scale Memories, 1999, IEDM Conference.
Nemati, Embedded Volatile Memories-Embedded Tutorial: The New Memory Revolution, New Drives Circuits and Systems, ICCAD 2008, Nov. 2008.
Nemati, Fully Planar 0.562μm2 T-RAM Cell in a 130nm SOI CMOS Logic Technology for High-Density High-Performance SRAMs, 2004, IEDM.
Nemati, The New Memory Revolution. New Devices, Circuits and Systems, 2008, ICCAD.
Nemati, Thyristor RAM (T-RAM): A High-Speed High-Density Embedded Memory Technology for Nano-scale CMOS, 2007, Hot Chips.
Nemati, Thyristor-RAM: A Novel Embedded Memory Technology that Outperforms Embedded S RAM/DRAM, 2008, Linley Tech Tour.
Nishiguchi et al., Long Retention of Gain-Cell Dynamic Random Access Memory with Undoped Memory Node, 2007, IEEE EDL.
Oh, Floating Body DRAM Characteristics of Silicon-On-ONO (SOONO) Devices for System-on-Chip (SoC) Applications, 2007, VLSI Symposium.
Ohno et al., “Suppression of Parasitic Bipolar Action in Ultra-Thin-Film Fully-Depleted CMOS/SIMOX Devices by Ar-Ion Implantation into Source/Drain Regions”, IEEE Transactions on Electron Devices, vol. 45, No. 5, May 1998, pp. 1071-1076.
Ohsawa et al., “A Memory Using One-Transistor Gain Cell on SOI (FBC) with Performance Suitable for Embedded DRAM's”, 2003 Symposium on VLSI Circuits Digest of Technical Papers, Jun. 2003 (4 pages).
Ohsawa et al., “Memory Design Using a One-Transistor Gain Cell on SOI”, IEEE Journal of Solid-State Circuits, vol. 37, No. 11, Nov. 2002, pp. 1510-1522.
Ohsawa, A 128Mb Floating Body RAM (FBRAM) on SOI with a Multi-Averaging Scheme of Dummy Cell, 2006 Symposium of VLSI Circuits Digest of Tech Papers, (2006).
Ohsawa, An 18.5ns 128Mb SOI DRAM with a Floating Body Cell, 2005, ISSCC.
Ohsawa, Autonomous Refresh of Floating Body Cell (FBC), Dec. 2008, IEDM.
Ohsawa, Design of a 128-Mb SOI DRAM Using the Floating Body Cell (FBC), Jan. 2006, Solid-State Circuits.
Okhonin, A Capacitor-Less 1T-DRAM Cell, Feb. 2002, Electron Device Letters.
Okhonin, A SOI Capacitor-less 1T-DRAM Concept, 2001, SOI Conference.
Okhonin, Charge Pumping Effects in Partially Depleted SOI MOSFETs, 2003, SOI Conference.
Okhonin, New characterization techniques for SOI and related devices, 2003, ECCTD.
Okhonin, New Generation of Z-RAM, 2007, IEDM.
Okhonin, Principles of Transient Charge Pumping on Partially Depleted SOI MOSFETs, May 2002, Electron Device Letters.
Okhonin, Transient Charge Pumping for Partially and Fully Depleted SOI MOSFETs, 2002, SOI Conference.
Okhonin, Transient effects in PD SOI MOSFETs and potential DRAM applications, 2002, Solid-State Electronics.
Okhonin, Ultra-scaled Z-RAM cell, 2008, SOI Conference.
Okhonin, Z-RAM® (Limits of DRAM), 2009, ESSDERC.
Padilla, Alvaro, et al., “Feedback FET: A Novel Transistor Exhibiting Steep Switching Behavior at Low Bias Voltages,” Electron Devices Meeting, 2008. IEDM 2008. IEEE International, Dec. 5-17, 2008.
Park, Fully Depleted Double-Gate 1T-DRAM Cell with NVM Function for High Performance and High Density Embedded DRAM, 2009, IMW.
Pelella et al., “Low-Voltage Transient Bipolar Effect Induced by Dynamic Floating-Body Charging in PD/SOI MOSFETs”, Final Camera Ready Art, SOI Conference, Oct. 1995, 2 pages.
Portmann et al., “A SOI Current Memory for Analog Signal Processing at High Temperature”, 1999 IEEE International SOI Conference, Oct. 1999, pp. 18-19.
Puget et al., 1T Bulk eDRAM using GIDL Current for High Speed and Low Power applications, 2008, SSDM.
Puget et al., Quantum effects influence on thin silicon film capacitor-less DRAM performance, 2006, SOI Conference.
Puget, FDSOI Floating Body Cell eDRAM Using Gate-Induced Drain-Leakage (GIDL) Write Current for High Speed and Low Power Applications, 2009, IMW.
Ranica et al., 1T-Bulk DRAM cell with improved performances: the way to scaling, 2005, ICMTD.
Ranica, A capacitor-less DRAM cell on 75nm gate length, 16nm thin Fully Depleted SOI device for high density embedded memories, 2004, IEDM.
Ranica, A One Transistor Cell on Bulk Substrate (1T-Bulk) for Low-Cost and High Density eDRAM, 2004, VLSI Symposium.
Rodder et al., “Silicon-On-Insulator Bipolar Transistors”, IEEE Electron Device Letters, vol. EDL-4, No. 6, Jun. 1983, pp. 193-195.
Rodriguez, Noel, et al., A-RAM Novel Capacitor-less Dram Memory, SOI Conference, 2009 IEEE International, Oct. 5-8, 2009 pp. 1-2.
Roy, Thyristor-Based Volatile Memory in Nano-Scale CMOS, 2006, ISSCC.
Sailing et al., Reliability of Thyristor Based Memory Cells, 2009, IRPS.
Sasaki et al., Charge Pumping in SOS-MOS Transistors, 1981, IEEE Trans. on El. Dev.
Sasaki et al., Charge Pumping SOS-MOS Transistor Memory, 1978, IEDM.
Schloesser et al., “A 6F2 Buried Wordline DRAM Cell for 40nm and Beyond”, IEEE, Qimonda Dresden GmbH & Co., pp. 809-812 (2008).
Shino et al., Floating Body RAM technology and its scalability to 32 nm node and beyond, 2006, IEDM.
Shino et al., Operation Voltage Dependence of Memory Cell Characteristics in Fully Depleted FBC, 2005, IEEE Trans. on El. Dev.
Shino, Fully-Depleted FBC (Floating Body Cell) with Enlarged Signal Window and Excellent Logic Process Compatibility, 2004, IEDM.
Shino, Highly Scalable FBC (Floating Body Cell) with 25nm BOX Structure for Embedded DRAM Applications, 2004, VLSI Symposium.
Sim et al., “Source-Bias Dependent Charge Accumulation in P+-Poly Gate SOI Dynamic Random Access Memory Cell Transistors”, Jpn. J. Appl. Phys. vol. 37 (1998) pp. 1260-1263, Part 1, No. 3B, Mar. 1998.
Singh, A 2ns-Read-Latency 4Mb Embedded Floating-Body Memory Macro in 45nm SOI Technology, Feb. 2009, ISSCC.
Sinha et al., “In-Depth Analysis of Opposite Channel Based Charge Injection in SOI MOSFETs and Related Defect Creation and Annihilation”, Elsevier Science, Microelectronic Engineering 28, 1995, pp. 383-386.
Song, 55 nm Capacitor-less 1T DRAM Cell Transistor with Non-Overlap Structure, Dec. 2008, IEDM.
Stanojevic et al., “Design of a SOI Memory Cell”, IEEE Proc. 21st International Conference on Microelectronics (MIEL '97), vol. 1, NIS, Yugoslavia, Sep. 14-17, 1997, pp. 297-300.
Su et al., “Studying the Impact of Gate Tunneling on Dynamic Behaviors of Partially-Depleted SOI CMOS Using BSIMPD”, IEEE Proceedings of the International Symposium on Quality Electronic Design (ISQED '02), Apr. 2002 (5 pages).
Suma et al., “An SOI-DRAM with Wide Operating Voltage Range by CMOS/SIMOX Technology”, 1994 IEEE International Solid-State Circuits Conference, pp. 138-139.
Tack et al., “The Multi-Stable Behaviour of SOI-NMOS Transistors at Low Temperatures”, Proc. 1988 SOS/SOI Technology Workshop (Sea Palms Resort, St. Simons Island, GA, Oct. 1988), p. 78.
Tack et al., “The Multistable Charge Controlled Memory Effect in SOI Transistors at Low Temperatures”, IEEE Workshop on Low Temperature Electronics, Aug. 7-8, 1989, University of Vermont, Burlington, pp. 137-141.
Tack et al., “The Multistable Charge-Controlled Memory Effect in SOI MOS Transistors at Low Temperatures”, IEEE Transactions on Electron Devices, vol. 37, No. 5, May 1990, pp. 1373-1382.
Tack, et al., “An Analytical Model for the Misis Structure in SOI MOS Devices”, Solid-State Electronics vol. 33, No. 3, 1990, pp. 357-364.
Tanabe et al., A 30-ns 64-MB DRAM with Built-in-Self-Test and Self-Repair Function, IEEE Journal of Solid State Circuits, vol. 27, No. 11, Nov. 1992, pp. 1525-1533.
Tanaka et al., “Scalability Study on a Capacitorless 1T-DRAM: From Single-gate PD-SOI to Double-gate FINDRAM”, 2004 IEEE, 4 pages.
Tang, Poren, Highly Scalable Capacitorless DRAM Cell on Thin-Body with Band-gap Engineered Source and Drain, Extended Abstracts of the 2009 ICSSDM, Sendai, 2009, pp. 144-145.
Terauchi et al., “Analysis of Floating-Body-Induced Leakage Current in 0.15μ m SOI DRAM”, Proceedings 1996 IEEE International SOI Conference, Oct. 1996, pp. 138-139.
Thomas et al., “An SOI 4 Transistors Self-Refresh Ultra-Low-Voltage Memory Cell”, IEEE, Mar. 2003, pp. 401-404.
Tomishima, et al., “A Long Data Retention SOI DRAM with the Body Refresh Function”, IEICE Trans. Electron., vol. E80-C, No. 7, Jul. 1997, pp. 899-904.
Tsaur et al., “Fully Isolated Lateral Bipolar-MOS Transistors Fabricated in Zone-Melting-Recrystallized Si Films on SiO2”, IEEE Electron Device Letters, vol. EDL-4, No. 8, Aug. 1983, pp. 269-271.
Tu, et al., “Simulation of Floating Body Effect in SOI Circuits Using BSIM3SOI”, Proceedings of Technical Papers (IEEE Cat No. 97TH8303), Jun. 1997, pp. 339-342.
Villaret et al., “Mechanisms of Charge Modulation in the Floating Body of Triple-Well nMOSFET Capacitor-less DRAMs”, Proceedings of the INFOS 2003, Insulating Films on Semiconductors, 13th Bi-annual Conference, Jun. 18-20, 2003, Barcelona (Spain), (4 pages).
Villaret et al., “Triple-Well nMOSFET Evaluated as a Capacitor-Less DRAM Cell for Nanoscale Low-Cost & High Density Applications”, Handout at Proceedings of 2003 Silicon Nanoelectronics Workshop, Jun. 8-9, 2003, Kyoto, Japan (2 pages).
Villaret et al., Further Insight into the Physics and Modeling of Floating Body Capacitorless DRAMs, 2005, IEEE Trans. on El. Dev.
Wang et al., A Novel 4.5F2 Capacitorless Semiconductor Memory Device, 2008, IEEE EDL.
Wann et al., “A Capacitorless DRAM Cell on SOI Substrate”, IEEE IEDM, 1993, pp. 635-638.
Wann et al., “High-Endurance Ultra-Thin Tunnel Oxide in MONOS Device Structure for Dynamic Memory Application”, IEEE Electron Device Letters, vol. 16, No. 11, Nov. 1995, pp. 491-493.
Wei, A., “Measurement of Transient Effects in SOI DRAM/SRAM Access Transistors”, IEEE Electron Device Letters, vol. 17, No. 5, May 1996, pp. 193-195.
Wouters, et al., “Characterization of Front and Back Si—SiO2 Interfaces in Thick- and Thin-Film Silicon-on-Insulator MOS Structures by the Charge-Pumping Technique”, IEEE Transactions on Electron Devices, vol. 36, No. 9, Sep. 1989, pp. 1746-1750.
Wu, Dake, “Performance Improvement of the Capacitorless DRAM Cell with Quasi-SOI Structure Based on Bulk Substrate,” Extended Abstracts of the 2009 ICSSDM, Sendai, 2009, pp. 146-147.
Yamanaka et al., “Advanced TFT SRAM Cell Technology Using a Phase-Shift Lithography”, IEEE Transactions on Electron Devices, vol. 42, No. 7, Jul. 1995, pp. 1305-1313.
Yamauchi et al., “High-Performance Embedded SOI DRAM Architecture for the Low-Power Supply”, IEEE Journal of Solid-State Circuits, vol. 35, No. 8, Aug. 2000, pp. 1169-1178.
Yamawaki, M., “Embedded DRAM Process Technology”, Proceedings of the Symposium on Semiconductors and Integrated Circuits Technology, 1998, vol. 55, pp. 38-43.
Yang, Optimization of Nanoscale Thyristors on SOI for High-Performance High-Density Memories, 2006, SOI Conference.
Yoshida et al., “A Design of a Capacitorless 1-T-DRAM Cell Using Gate-induced Drain Leakage (GIDL) Current for Low-Power and High-speed Embedded Memory”, 2003 IEEE, 4 pages.
Yoshida et al., “A Study of High Scalable DG-FinDRAM”, IEEE Electron Device Letters, vol. 26, No. 9, Sep. 2005, pp. 655-657.
Yoshida et al., A Capacitorless 1T-DRAM Technology Using GIDL Current for Low Power and High Speed Embedded Memory, 2006, IEEE Trans. on El. Dev.
Yu et al., Hot-Carrier Effect in Ultra-Thin-Film (UTF) Fully-Depleted SOI MOSFET's, 54th Annual Device Research Conference Digest (Cat. No. 96TH8193), Jun. 1996, pp. 22-23.
Yu et al., “Hot-Carrier-Induced Degradation in Ultra-Thin-Film Fully-Depleted SOI MOSFETs”, Solid-State Electronics, vol. 39, No. 12, 1996, pp. 1791-1794.
Yu et al., “Interface Characterization of Fully-Depleted SOI MOSFET by a Subthreshold I-V Method”, Proceedings 1994 IEEE International SOI Conference, Oct. 1994, pp. 63-64.
Yun et al., Analysis of Sensing Margin in SOONO Device for the Capacitor-less RAM Applications, 2007, SOI Conference.
Zhou, Physical Insights on BJT-Based 1T DRAM Cells, IEEE Electron Device Letters, vol. 30, No. 5, May 2009.
European Supplementary Search Report corresponding to European Patent Application No. 12796567.1, dated Mar. 13, 2015, 11 pages.
Related Publications (1)
Number Date Country
20120307568 A1 Dec 2012 US