This application claims benefit of priority under 35USC S119 to Japanese patent applications No. 2006-278695, filed on Oct. 12, 2006, the contents of which are incorporated by reference herein.
1. Field of the Invention
The present invention relates to a semiconductor memory device and a method for manufacturing the semiconductor memory device and is directed to a NAND EEPROM, for example.
2. Related Art
A conventional NAND flash memory technique will be described below. Drawings of the manufacturing process are omitted.
To manufacture a cell array structure of a NAND flash memory, a silicon oxide film, which functions as a tunnel oxide film, a polycrystalline silicon film, which functions as a floating gate, and a silicon nitride film are formed on a silicon substrate in this order by patterning using a resist and photolithography, an oxide film is formed on the inner wall of an element isolation trench formed in the silicon substrate, a buried insulating film is deposited, and then the height of the buried insulating film is reduced by wet etching. This conventional technique has a problem that the oxide film on the inner wall of the element isolation trench is etched to expose the side surfaces of the silicon oxide film which functions as a tunnel oxide film, and a subsequent post oxide film process can often result in bird's beak (see
To solve the problems, an approach has been proposed that covers the inner wall of an element isolation trench formed in a silicon substrate with an oxynitride film (for example Japanese Patent Laid-Open (kokai) No. 2001-15618).
However, this approach has a problem that, because the inner wall of the element isolation trench is directly covered with the oxynitride film, a fixed charge is generated between the oxynitride film and silicon on the sidewall, degrading the performance of a transistor.
According to a first aspect of the invention, there is provided a semiconductor memory device, comprising:
a semiconductor substrate;
an element isolation trench formed on the semiconductor substrate so as to surround an element region in which a memory element is to be formed;
a first gate insulating film formed on the element region of the semiconductor substrate;
a charge storing layer formed on the first gate insulating film;
a second gate insulating film formed on the charge storing layer;
a control electrode formed on the second gate insulating film;
an impurity diffusion layer formed in a surface layer of the semiconductor substrate along a channel direction of the charge storing layer;
a sidewall oxide film formed on a side surface of the element isolation trench; and
an element isolation insulating film formed so as to fill the element isolation trench together with the element isolation insulation film;
wherein the top surface of the sidewall oxide film is flush with or above the top surface of the first gate insulating film.
According to a second aspect of the invention, there is provided a method of manufacturing a semiconductor memory device, comprising:
forming a polycrystalline silicon layer on a first insulating film on a semiconductor substrate;
selectively removing the polycrystalline silicon layer, the first insulating layer, and the semiconductor substrate to form a charge storing layer and a first gate insulating film and forming in the semiconductor substrate an element isolation trench which has a bottom in the semiconductor substrate and surrounds an element region in which a memory element is to be formed;
forming a sidewall oxide film on a side surface of the element isolation trench;
nitriding a surface of the sidewall oxide film on a side opposite to the semiconductor substrate side;
filling the element isolation trench with a second insulating film together with the sidewall oxide film;
selectively removing the second insulating film and the sidewall oxide film to form an element isolation insulating film;
forming a second gate insulating film on the charge storing layer;
forming a control electrode on the second gate insulating film; and
forming an impurity diffusion layer in the surface layer of the semiconductor substrate along a channel direction of the charge storing layer.
In the accompanying drawings:
An embodiment of the present invention will be described below with reference to the drawings.
The semiconductor memory device 1 shown in
The cell transistors CG1 to CGn each having a floating gate and a control gate, are connected in series. The drain at one end of the cell transistors CG1 to CGn is connected to a bit line BL through selecting MISFET Q1. The source at the other end of the cell transistors CG1 to CGn is connected to a source line through selecting MISFET Q2. Although not shown in
The control electrode of selecting MISFET Q1 is connected to a selection line SG1, the control electrodes of the cell transistors CG1 to CGn are connected to word lines WL1 to WLn, respectively, and the control electrode of selecting MISFET Q2 is connected to a selection line SG2. One end of each of the word lines WL1 to WLn has a connection pad (not shown) for connecting to a peripheral circuit (not shown) through a metal wire, not shown, and is formed on an element isolation film.
As shown in the cross-sectional view in
Referring to the cross-sectional view of
As can be seen from
The present invention is not limited to the mode shown in
A method for manufacturing the semiconductor memory device shown in
First, a silicon oxide film 11, which functions as a tunnel oxide film, is formed on a semiconductor substrate S such as a silicon substrate by using a thermal oxide film method, as shown in
Then, a polycrystalline silicon film 13, a silicon nitride film 15, and an oxide film 17 are deposited on the silicon oxide film 11 using a CVD (Chemical Vapor Deposition) method, for example, as shown in
Subsequently, a photoresist is applied as shown in
A mixed gas of nitrogen (N2) and argon (Ar) is flowed into a chamber into which a microwave can be introduced and the mixed gas is irradiated with a microwave to generate plasma. Nitrogen radicals contained in the plasma are supplied onto the semiconductor substrate S to nitride the surface of the sidewall oxide film 50. The temperature at which the nitrogen radicals are supplied is in the range from approximately 200 to approximately 700 degrees C., preferably in the range from 400 to 500 degrees C. In this example, the irradiation is performed at a temperature at which surface nitriding by heat energy does not occur. This is because nitriding by heat energy produces the side effect of anomalously diffusing dopant for forming wells and channels in the semiconductor substrate S. This side effect can be avoided by radical low temperature nitriding.
Thus, according to the present embodiment, by covering the inner wall of the element isolation trench TR with the oxide film 50 and nitriding the surface of the oxide film 50, a good interface having a low fixed charge density can be maintained between silicon of the semiconductor substrate S and the sidewall oxide film 50 at the side surface of the element isolation trench TR. Furthermore, the presence of the silicon nitride layer on the surface of the sidewall oxide film 50 can prevent an oxidizing agent from entering the semiconductor substrate S, thereby inhibiting formation of bird's beak.
The nitride density in the silicon nitride layer on the surface of the sidewall oxide film 50 is adjusted to a value such that overetching to the sidewall oxide film 50 itself is prevented and the top surface of the sidewall oxide film 50 remains at a position higher than the top surface of the tunnel oxide film 12 in the wet etching process for lowering the heights of a buried insulating film 3 and an insulating material 61, which will be described later. Preferably, the value of the nitride density of the silicon nitride layer on the surface of the sidewall oxide film 50 is specifically 1E15 atoms/cm2 or higher. The reason will be described with reference to
silicon substrate→SiN(0.8 nm)→oxidation→measurement of film thickness (1.2 nm)
silicon substrate→preprocessing→oxidation→measurement of film thickness (1.2 nm)
Since the density of the nitride film (Si3N4=140) is 3 g/cm3=3×6.02E23/140=1.29E22 atoms/cm3, the density of nitrogen required in the present embodiment is
1.29E22 atoms/cm3×0.8E−7 cm=1.0E15 atoms/cm2
Returning to
Then, as shown in
An insulating film 33 is formed on the entire surface of the element isolation structure formed by the above-described process (
Then, silicon nitride film 41 is formed on the polycrystalline silicon film 35 by LPCVD, for example, and then a photoresist is applied to the silicon nitride film 41. The photoresist is patterned into a predetermined geometry by using photolithography to form a photoresist 44. The photoresist 44 is used as a mask to selectively remove the silicon nitride film 41 (in frontward and rearward regions in the direction perpendicular to the sheet plane of
Subsequently, the photoresist 44 is removed and then the silicon nitride 42 is used as a mask to etch as shown in
Then a silicon oxide film 46 is formed on the side surfaces of the polycrystalline silicon film 35 (control gate 36), insulating film 33 (second gate insulating film 34), and polycrystalline silicon film 13 (floating gate 14) (see
After the post-oxidation film 46 is formed, an impurity diffusion layer IDL, which functions as a source and drain, is formed by ion implantation and thermal annealing to form a memory transistor, thus providing the semiconductor memory device 1 shown in
As has been described, according to the present embodiment, overetching to the sidewall oxide film 50 itself during the wet etching process for lowering the heights of the buried insulating film 31 and the insulating material 61 can be prevented by nitriding only the surface of the sidewall oxide film 50. As a result, the side surface of the tunnel oxide film 12 is covered with the sidewall oxide film 50 (see
While one embodiment of the present invention has been described, the present invention is not limited to the embodiment described above. It will be understood that various modifications can be made within the technical scope of the present invention. For example, while only the surface of the sidewall oxide film 50 is nitrided by plasma nitriding in the embodiment described above, the present invention is not so limited. Any method that allows nitrogen to remain only on the surface of the sidewall oxide film and prevents nitrogen from reaching the semiconductor substrate S can be used. For example, a thin nitride film may be formed after the sidewall oxide film 50 is formed.
Number | Date | Country | Kind |
---|---|---|---|
2006-278695 | Oct 2006 | JP | national |