Claims
- 1. A semiconductor memory device comprising:
- a plurality of word lines;
- a plurality of data lines;
- a plurality of memory cells, wherein each of said plurality of memory cells has a first and a second semiconductor region, a floating gate and a control gate, and wherein the control gate is coupled to one of said plurality of word lines, and wherein the first semiconductor region is coupled to one of said plurality of data lines,
- a first group of sense amplifiers which correspond to odd-numbered data lines in said plurality of data lines,
- a second group of sense amplifiers which correspond to even-numbered data lines in said plurality of data lines;
- first select switch circuits which couple said first group of sense amplifiers to said odd-numbered data lines in accordance with a first select signal; and
- second select switch circuits which couple said second group of sense amplifiers to said even-numbered data lines in accordance with a second select signal; and
- data select circuits which couple said sense amplifiers to said data terminal in accordance with address signals supplied sequentially;
- wherein after said first group of sense amplifiers store data on said odd-numbered data lines by coupling said first group of sense amplifiers to said odd-numbered data lines in accordance with said first select signal, said second group of sense amplifiers store data on said even-numbered data lines by coupling said second group of sense amplifiers to said even-numbered data lines in accordance with said second select signal, and
- wherein said first group and said second group of sense amplifiers output data stored therein sequentially by coupling said sense amplifiers to said data terminal in accordance with address signals.
- 2. The semiconductor memory device according to claim 1, further comprising shorting MOSFETs which are connected to said odd-numbered data lines and said even-numbered data lines of said plurality of data lines.
- 3. The semiconductor memory device according to claim 2, wherein said odd-numbered data lines are set to a ground level by said shorting MOSFETs which are connected to said odd-numbered data lines when said odd-numbered data lines are in a non-selective state.
- 4. The semiconductor memory device according to claim 3, wherein said even-numbered data lines are set to a ground level by said shorting MOSFETs which are connected to said even-numbered data lines when said even-numbered data lines are in a non-selective state.
- 5. A semiconductor memory device comprising:
- a data terminal;
- a plurality of word lines;
- a plurality of main data lines;
- a plurality of sub-data lines;
- a plurality of source lines;
- a plurality of memory cells,
- wherein each of the memory cells has a first and a second semiconductor region, a floating gate and a control gate,
- wherein said control gate is coupled to one of said plurality of word lines,
- wherein said first semiconductor region of each of said memory cells on the same column is coupled to one of said plurality of sub-data lines and said sub-data lines on the same column are coupled to one of said main data lines through a select MOSFET, respectively, and
- wherein said second semiconductor region of each of said memory cells on the same column is coupled to one of said plurality of source lines,
- a first group of sense amplifiers which are provided so as to correspond to odd-numbered data lines in said plurality of main data lines,
- a second group of sense amplifiers which are provided so as to correspond to even-numbered data lines in said plurality of main data lines,
- first select switch circuits which couple said first group of sense amplifiers to said odd-numbered main data lines in accordance with a first select signal;
- second select switch circuits which couple said second group of sense amplifiers to said even-numbered main data lines in accordance with a second select signal; and
- data select circuits which couple said sense amplifiers to said data terminal in accordance with address signals supplied sequentially,
- wherein after said first group of sense amplifiers receive data on said odd-numbered main data lines by coupling said first group of sense amplifiers to said odd-numbered main data lines in accordance with said first select signal, said second group sense amplifiers receive data on said even-numbered main data lines by coupling said second group of sense amplifiers to said even-numbered main data lines in accordance with said second select signal, and
- wherein said first group and said second group of sense amplifiers output data stored therein sequentially by coupling said sense amplifiers to said data terminal in accordance with address signals.
- 6. The semiconductor memory device according to claim 5, further comprising shorting MOSFETs which are connected to said odd-numbered main data lines and said even-numbered main data lines of said plurality of main data lines.
- 7. The semiconductor memory device according to claim 6, wherein said odd-numbered main data lines are set to a ground level by said shorting MOSFETs which are connected to said odd-numbered main data lines when said odd-numbered main data lines are in a non-selective state.
- 8. The semiconductor memory device according to claim 7, wherein said even-numbered main data lines are set to a ground level by said shorting MOSFETs which are connected to said even-numbered main data lines when said even-numbered main data lines are in a non-selective state.
- 9. A semiconductor memory device comprising:
- a plurality of word lines;
- a plurality of data lines;
- a data terminal;
- a plurality of memory cells, wherein each of said plurality of memory cells has a first and a second semiconductor region, a floating gate and a control gate, wherein the control gate is coupled to one of said plurality of word lines, and wherein the first semiconductor region is coupled to one of said plurality of data lines,
- a plurality of sense amplifiers each of which is coupled to a pair of said plurality of data lines;
- a select switch circuit which couples predetermined first data lines of said pairs of data lines to said plurality of sense amplifiers in accordance with a select signal; and
- a data select circuit which couples said sense amplifiers to said data terminal in accordance with address signals supplied sequentially,
- wherein, after said plurality of sense amplifiers amplify data on said predetermined first data lines of said pairs of data lines by coupling said plurality of sense amplifiers to said predetermined first data lines in accordance with said select signal, data amplified by said plurality of sense amplifiers are outputted sequentially by coupling said plurality of sense amplifiers to said data terminal in accordance with said address signals, and wherein, after said amplified data are outputted sequentially from said plurality of sense amplifiers, said plurality of sense amplifiers amplify data on predetermined second data lines of said pairs of data lines by coupling said plurality of sense amplifiers in accordance with said select signal, after which data amplified by said plurality of sense amplifiers are outputted sequentially by coupling said plurality of sense amplifiers to said data terminal in accordance with said address signals.
- 10. The semiconductor memory device according to claim 9, further comprising a shorting MOSFETs which are connected to said plurality of data lines.
- 11. The semiconductor memory device according to claim 10, wherein laid first data lines of pairs of data lines are set to a ground level by said shorting MOSFETs connected to said first data lines of said pairs of data lines when said first data lines of said pairs of data lines are in a non-selective state.
- 12. The semiconductor memory device according to claim 10, wherein the second data lines of said pairs of data lines are set to a ground level by said shorting MOSFETs connected to the second data lines of said pairs of data lines when the second data lines are in a non-selective state.
- 13. The semiconductor memory device according to claim 9, wherein each of said plurality of sense amplifiers has a latch function for latching data on a data line.
- 14. The semiconductor memory device according to claim 1, wherein each of said first group and said second group of sense amplifiers has a latch function for latching data on a data line.
- 15. The semiconductor memory device according to claim 1, further comprising a precharge circuit coupled to said plurality of data lines.
- 16. The semiconductor memory device according to claim 15, wherein said precharge circuit precharges ones of said odd-numbered and said even numbered data lines.
- 17. The semiconductor memory device according to claim 16, further comprising a controller which controls said precharge circuit.
- 18. The semiconductor memory device according to claim 17, wherein said controller controls said precharge circuit so as to precharge said odd-numbered and even-numbered data lines in a different time.
- 19. The semiconductor memory device according to claim 5, wherein each of said first and said second group of sense amplifiers has a latch function for latching data on a main data line.
- 20. The semiconductor memory device according to claim 5, further comprising a precharge circuit coupled to said plurality of main data lines.
- 21. The semiconductor memory device according to claim 20, wherein said precharge circuit precharges ones of said odd-numbered and even-numbered data lines.
- 22. The semiconductor memory device according to claim 21, further comprising a controller which controls said precharge circuit.
- 23. The semiconductor memory device according to claim 22, wherein said controller controls said precharge circuit so as to precharge said odd-numbered and said even-numbered data lines in a different time.
- 24. The semiconductor memory device according to claim 9, wherein each of said plurality of sense amplifiers has a latch function for latching data on a data line.
- 25. The semiconductor memory device according to claim 9, further comprising a precharge circuit coupled to said plurality of data lines.
- 26. The semiconductor memory device according to claim 25, wherein said precharge circuit precharges ones of a pair of plurality of data lines.
- 27. The semiconductor memory device according to claim 26, further comprising a controller which controls said precharge circuit.
- 28. The semiconductor memory device according to claim 27, wherein said controller controls said precharge circuit so as to precharge a pair of said plurality of data lines in a different time each other.
- 29. The semiconductor memory device according to claim 11, wherein said plurality of data lines are a plurality of odd-numbered data lines and a plurality of even-numbered data lines, a pair of said plurality of data lines is an odd-numbered data line of said plurality of odd-numbered data lines and an even-numbered said plurality of even-numbered data lines.
- 30. The semiconductor memory device according to claim 12, wherein said plurality of data lines are a plurality of odd-numbered data lines and a plurality of even-numbered data lines, a pair of said plurality of data lines is an odd-numbered data line of said plurality of odd-numbered data lines and an even-numbered said plurality of even-numbered data lines.
- 31. The semiconductor memory device according to claim 13, wherein said plurality of data lines are a plurality of odd-numbered data lines and a plurality of even-numbered data lines, a pair of said plurality of data lines is an odd-numbered data line of said plurality of odd-numbered data lines and an even-numbered said plurality of even-numbered data lines.
- 32. The semiconductor memory device according to claim 24, wherein said plurality of data lines are a plurality of odd-numbered data lines and a plurality of even-numbered data lines, a pair of said plurality of data lines is an odd-numbered data line of said plurality of odd-numbered data lines and an even-numbered said plurality of even-numbered data lines.
- 33. The semiconductor memory device according to claim 28, wherein said plurality of data lines are a plurality of odd-numbered data lines and a plurality of even-numbered data lines, a pair of said plurality of data lines is an odd-numbered data line of said plurality of odd-numbered data lines and an even-numbered said plurality of even-numbered data lines.
Priority Claims (1)
Number |
Date |
Country |
Kind |
5-203570 |
Jul 1993 |
JPX |
|
Parent Case Info
This is a continuation of application Ser. No. 08/273,170, filed Jul. 26, 1994.
US Referenced Citations (4)
Continuations (1)
|
Number |
Date |
Country |
Parent |
273170 |
Jul 1994 |
|